1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
4 * Copyright 2020-2021 NXP
10 #include <linux/stringify.h>
13 * T104x RDB board configuration file
15 #include <asm/config_mpc85xx.h>
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define CONFIG_SPL_FLUSH_IMAGE
19 #define CONFIG_SPL_PAD_TO 0x40000
20 #define CONFIG_SPL_MAX_SIZE 0x28000
21 #ifdef CONFIG_SPL_BUILD
22 #define CONFIG_SPL_SKIP_RELOCATE
23 #define CONFIG_SPL_COMMON_INIT_DDR
24 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
26 #define RESET_VECTOR_OFFSET 0x27FFC
27 #define BOOT_PAGE_OFFSET 0x27000
29 #ifdef CONFIG_MTD_RAW_NAND
30 #ifdef CONFIG_NXP_ESBC
31 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
33 * HDR would be appended at end of image and copied to DDR along
36 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
37 CONFIG_U_BOOT_HDR_SIZE)
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
41 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
42 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
43 #ifndef CONFIG_MPC85XX_HAVE_RESET_VECTOR
44 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
48 #ifdef CONFIG_SPIFLASH
49 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
50 #define CONFIG_SPL_SPI_FLASH_MINIMAL
51 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
52 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
53 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
54 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
55 #ifndef CONFIG_SPL_BUILD
56 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
61 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
62 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
63 #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
64 #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
65 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
66 #ifndef CONFIG_SPL_BUILD
67 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
73 /* High Level Configuration Options */
74 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
76 #ifndef CONFIG_RESET_VECTOR_ADDRESS
77 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
80 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
81 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
82 #define CONFIG_PCIE1 /* PCIE controller 1 */
83 #define CONFIG_PCIE2 /* PCIE controller 2 */
84 #define CONFIG_PCIE3 /* PCIE controller 3 */
85 #define CONFIG_PCIE4 /* PCIE controller 4 */
87 #if defined(CONFIG_SPIFLASH)
88 #elif defined(CONFIG_MTD_RAW_NAND)
89 #ifdef CONFIG_NXP_ESBC
90 #define CONFIG_RAMBOOT_NAND
91 #define CONFIG_BOOTSCRIPT_COPY_RAM
96 * These can be toggled for performance analysis, otherwise use default.
98 #define CONFIG_SYS_CACHE_STASHING
99 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
100 #ifdef CONFIG_DDR_ECC
101 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
104 #define CONFIG_ENABLE_36BIT_PHYS
107 * Config the L3 Cache as L3 SRAM
109 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
111 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
112 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
113 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
115 #define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
116 #define CONFIG_SYS_L3_SIZE 256 << 10
117 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
118 #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
119 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
120 #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
121 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
123 #define CONFIG_SYS_DCSRBAR 0xf0000000
124 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
129 #define CONFIG_VERY_BIG_RAM
130 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
131 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
133 #define CONFIG_SYS_SPD_BUS_NUM 0
134 #define SPD_EEPROM_ADDRESS 0x51
136 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
141 #define CONFIG_SYS_FLASH_BASE 0xe8000000
142 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
144 #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
145 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
146 CSPR_PORT_SIZE_16 | \
149 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
154 #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
156 /* NOR Flash Timing Params */
157 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
158 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
159 FTIM0_NOR_TEADC(0x5) | \
160 FTIM0_NOR_TEAHC(0x5))
161 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
162 FTIM1_NOR_TRAD_NOR(0x1A) |\
163 FTIM1_NOR_TSEQRAD_NOR(0x13))
164 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
165 FTIM2_NOR_TCH(0x4) | \
166 FTIM2_NOR_TWPH(0x0E) | \
168 #define CONFIG_SYS_NOR_FTIM3 0x0
170 #define CONFIG_SYS_FLASH_QUIET_TEST
171 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
173 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
174 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
175 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
177 #define CONFIG_SYS_FLASH_EMPTY_INFO
178 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
181 #define CPLD_LBMAP_MASK 0x3F
182 #define CPLD_BANK_SEL_MASK 0x07
183 #define CPLD_BANK_OVERRIDE 0x40
184 #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
185 #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
186 #define CPLD_LBMAP_RESET 0xFF
187 #define CPLD_LBMAP_SHIFT 0x03
189 #if defined(CONFIG_TARGET_T1042RDB_PI)
190 #define CPLD_DIU_SEL_DFP 0x80
191 #elif defined(CONFIG_TARGET_T1042D4RDB)
192 #define CPLD_DIU_SEL_DFP 0xc0
195 #if defined(CONFIG_TARGET_T1040D4RDB)
196 #define CPLD_INT_MASK_ALL 0xFF
197 #define CPLD_INT_MASK_THERM 0x80
198 #define CPLD_INT_MASK_DVI_DFP 0x40
199 #define CPLD_INT_MASK_QSGMII1 0x20
200 #define CPLD_INT_MASK_QSGMII2 0x10
201 #define CPLD_INT_MASK_SGMI1 0x08
202 #define CPLD_INT_MASK_SGMI2 0x04
203 #define CPLD_INT_MASK_TDMR1 0x02
204 #define CPLD_INT_MASK_TDMR2 0x01
207 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
208 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
209 #define CONFIG_SYS_CSPR2_EXT (0xf)
210 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
214 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
215 #define CONFIG_SYS_CSOR2 0x0
216 /* CPLD Timing parameters for IFC CS2 */
217 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
218 FTIM0_GPCM_TEADC(0x0e) | \
219 FTIM0_GPCM_TEAHC(0x0e))
220 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
221 FTIM1_GPCM_TRAD(0x1f))
222 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
223 FTIM2_GPCM_TCH(0x8) | \
224 FTIM2_GPCM_TWP(0x1f))
225 #define CONFIG_SYS_CS2_FTIM3 0x0
227 /* NAND Flash on IFC */
228 #define CONFIG_SYS_NAND_BASE 0xff800000
229 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
231 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
232 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
233 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
234 | CSPR_MSEL_NAND /* MSEL = NAND */ \
236 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
238 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
239 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
240 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
241 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
242 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
243 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
244 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
246 /* ONFI NAND Flash mode0 Timing Params */
247 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
248 FTIM0_NAND_TWP(0x18) | \
249 FTIM0_NAND_TWCHT(0x07) | \
250 FTIM0_NAND_TWH(0x0a))
251 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
252 FTIM1_NAND_TWBE(0x39) | \
253 FTIM1_NAND_TRR(0x0e) | \
254 FTIM1_NAND_TRP(0x18))
255 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
256 FTIM2_NAND_TREH(0x0a) | \
257 FTIM2_NAND_TWHRE(0x1e))
258 #define CONFIG_SYS_NAND_FTIM3 0x0
260 #define CONFIG_SYS_NAND_DDR_LAW 11
261 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
262 #define CONFIG_SYS_MAX_NAND_DEVICE 1
264 #if defined(CONFIG_MTD_RAW_NAND)
265 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
266 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
267 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
268 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
269 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
270 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
271 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
272 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
273 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
274 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
275 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
276 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
277 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
278 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
279 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
280 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
282 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
283 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
284 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
285 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
286 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
287 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
288 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
289 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
290 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
291 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
292 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
293 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
294 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
295 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
296 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
297 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
300 #if defined(CONFIG_RAMBOOT_PBL)
301 #define CONFIG_SYS_RAMBOOT
304 #define CONFIG_HWCONFIG
306 /* define to use L1 as initial stack */
307 #define CONFIG_L1_INIT_RAM
308 #define CONFIG_SYS_INIT_RAM_LOCK
309 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
310 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
311 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
312 /* The assembler doesn't like typecast */
313 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
314 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
315 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
316 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
318 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
319 GENERATED_GBL_DATA_SIZE)
320 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
322 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
324 /* Serial Port - controlled on board with jumper J8
328 #define CONFIG_SYS_NS16550_SERIAL
329 #define CONFIG_SYS_NS16550_REG_SIZE 1
330 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
332 #define CONFIG_SYS_BAUDRATE_TABLE \
333 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
335 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
336 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
337 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
338 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
340 /* I2C bus multiplexer */
341 #define I2C_MUX_PCA_ADDR 0x70
342 #define I2C_MUX_CH_DEFAULT 0x8
344 #if defined(CONFIG_TARGET_T1042RDB_PI) || \
345 defined(CONFIG_TARGET_T1040D4RDB) || \
346 defined(CONFIG_TARGET_T1042D4RDB)
347 /* LDI/DVI Encoder for display */
348 #define CONFIG_SYS_I2C_LDI_ADDR 0x38
349 #define CONFIG_SYS_I2C_DVI_ADDR 0x75
350 #define CONFIG_SYS_I2C_DVI_BUS_NUM 0
356 #define CONFIG_RTC_DS1337 1
357 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
360 #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
364 * eSPI - Enhanced SPI
369 * Memory space is mapped 1-1, but I/O space must start from 0.
373 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
375 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
376 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
377 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
378 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
381 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
383 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
384 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
385 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
386 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
389 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
391 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
392 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
393 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
394 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
397 /* controller 4, Base address 203000 */
399 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
400 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
401 #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
402 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
405 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
406 #endif /* CONFIG_PCI */
409 #define CONFIG_FSL_SATA_V2
410 #ifdef CONFIG_FSL_SATA_V2
412 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
413 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
421 #define CONFIG_HAS_FSL_DR_USB
423 #ifdef CONFIG_HAS_FSL_DR_USB
424 #ifdef CONFIG_USB_EHCI_HCD
425 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
430 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
434 #ifndef CONFIG_NOBQFMAN
435 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
436 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
437 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
438 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
439 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
440 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
441 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
442 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
443 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
444 CONFIG_SYS_BMAN_CENA_SIZE)
445 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
446 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
447 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
448 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
449 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
450 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
451 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
452 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
453 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
454 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
455 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
456 CONFIG_SYS_QMAN_CENA_SIZE)
457 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
458 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
460 #define CONFIG_SYS_DPAA_FMAN
461 #define CONFIG_SYS_DPAA_PME
463 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
464 #endif /* CONFIG_NOBQFMAN */
466 #ifdef CONFIG_FMAN_ENET
467 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
468 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
469 #elif defined(CONFIG_TARGET_T1040D4RDB)
470 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
471 #elif defined(CONFIG_TARGET_T1042D4RDB)
472 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
473 #define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
474 #define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
477 #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
478 #define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
479 #define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
481 #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
482 #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
485 /* Enable VSC9953 L2 Switch driver on T1040 SoC */
486 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
487 #define CONFIG_VSC9953
488 #ifdef CONFIG_TARGET_T1040RDB
489 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
490 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
492 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
493 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
501 #define CONFIG_LOADS_ECHO /* echo on for serial download */
502 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
505 * Miscellaneous configurable options
509 * For booting Linux, the board info and command line data
510 * have to be in the first 64 MB of memory, since this is
511 * the maximum mapped by the Linux kernel during initialization.
513 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
514 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
517 * Dynamic MTD Partition support with mtdparts
521 * Environment Configuration
523 #define CONFIG_ROOTPATH "/opt/nfsroot"
524 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
526 #define __USB_PHY_TYPE utmi
527 #define RAMDISKFILE "t104xrdb/ramdisk.uboot"
529 #ifdef CONFIG_TARGET_T1040RDB
530 #define FDTFILE "t1040rdb/t1040rdb.dtb"
531 #elif defined(CONFIG_TARGET_T1042RDB_PI)
532 #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
533 #elif defined(CONFIG_TARGET_T1042RDB)
534 #define FDTFILE "t1042rdb/t1042rdb.dtb"
535 #elif defined(CONFIG_TARGET_T1040D4RDB)
536 #define FDTFILE "t1042rdb/t1040d4rdb.dtb"
537 #elif defined(CONFIG_TARGET_T1042D4RDB)
538 #define FDTFILE "t1042rdb/t1042d4rdb.dtb"
541 #define CONFIG_EXTRA_ENV_SETTINGS \
542 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
543 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
544 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
546 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
547 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
548 "tftpflash=tftpboot $loadaddr $uboot && " \
549 "protect off $ubootaddr +$filesize && " \
550 "erase $ubootaddr +$filesize && " \
551 "cp.b $loadaddr $ubootaddr $filesize && " \
552 "protect on $ubootaddr +$filesize && " \
553 "cmp.b $loadaddr $ubootaddr $filesize\0" \
554 "consoledev=ttyS0\0" \
555 "ramdiskaddr=2000000\0" \
556 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
557 "fdtaddr=1e00000\0" \
558 "fdtfile=" __stringify(FDTFILE) "\0" \
561 #include <asm/fsl_secure_boot.h>
563 #endif /* __CONFIG_H */