configs: mx6sxsabresd: drop CONFIG_SYS_FSL_USDHC_NUM
[platform/kernel/u-boot.git] / include / configs / T104xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 #ifndef __CONFIG_H
8 #define __CONFIG_H
9
10 #include <linux/stringify.h>
11
12 /*
13  * T104x RDB board configuration file
14  */
15 #include <asm/config_mpc85xx.h>
16
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define CONFIG_SPL_FLUSH_IMAGE
19 #define CONFIG_SPL_PAD_TO               0x40000
20 #define CONFIG_SPL_MAX_SIZE             0x28000
21 #ifdef CONFIG_SPL_BUILD
22 #define CONFIG_SPL_SKIP_RELOCATE
23 #define CONFIG_SPL_COMMON_INIT_DDR
24 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
25 #endif
26 #define RESET_VECTOR_OFFSET             0x27FFC
27 #define BOOT_PAGE_OFFSET                0x27000
28
29 #ifdef CONFIG_MTD_RAW_NAND
30 #ifdef CONFIG_NXP_ESBC
31 #define CONFIG_U_BOOT_HDR_SIZE          (16 << 10)
32 /*
33  * HDR would be appended at end of image and copied to DDR along
34  * with U-Boot image.
35  */
36 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) + \
37                                          CONFIG_U_BOOT_HDR_SIZE)
38 #else
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
40 #endif
41 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
42 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
43 #endif
44
45 #ifdef CONFIG_SPIFLASH
46 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
47 #define CONFIG_SPL_SPI_FLASH_MINIMAL
48 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
49 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
51 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
52 #ifndef CONFIG_SPL_BUILD
53 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
54 #endif
55 #endif
56
57 #ifdef CONFIG_SDCARD
58 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
59 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
60 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
61 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
62 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
63 #ifndef CONFIG_SPL_BUILD
64 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
65 #endif
66 #endif
67
68 #endif
69
70 /* High Level Configuration Options */
71 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
72
73 #ifndef CONFIG_RESET_VECTOR_ADDRESS
74 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
75 #endif
76
77 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
78 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
79 #define CONFIG_PCIE1                    /* PCIE controller 1 */
80 #define CONFIG_PCIE2                    /* PCIE controller 2 */
81 #define CONFIG_PCIE3                    /* PCIE controller 3 */
82 #define CONFIG_PCIE4                    /* PCIE controller 4 */
83
84 #if defined(CONFIG_SPIFLASH)
85 #elif defined(CONFIG_MTD_RAW_NAND)
86 #ifdef CONFIG_NXP_ESBC
87 #define CONFIG_RAMBOOT_NAND
88 #define CONFIG_BOOTSCRIPT_COPY_RAM
89 #endif
90 #endif
91
92 /*
93  * These can be toggled for performance analysis, otherwise use default.
94  */
95 #define CONFIG_SYS_CACHE_STASHING
96 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
97 #ifdef CONFIG_DDR_ECC
98 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
99 #endif
100
101 #define CONFIG_ENABLE_36BIT_PHYS
102
103 /*
104  *  Config the L3 Cache as L3 SRAM
105  */
106 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
107 /*
108  * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
109  * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
110  * (CONFIG_SYS_INIT_L3_VADDR) will be different.
111  */
112 #define CONFIG_SYS_INIT_L3_VADDR        0xFFFC0000
113 #define CONFIG_SYS_L3_SIZE              256 << 10
114 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
115 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
116 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
117 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (30 << 10)
118 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
119
120 #define CONFIG_SYS_DCSRBAR              0xf0000000
121 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
122
123 /*
124  * DDR Setup
125  */
126 #define CONFIG_VERY_BIG_RAM
127 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
128 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
129
130 #define CONFIG_SYS_SPD_BUS_NUM  0
131 #define SPD_EEPROM_ADDRESS      0x51
132
133 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
134
135 /*
136  * IFC Definitions
137  */
138 #define CONFIG_SYS_FLASH_BASE   0xe8000000
139 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
140
141 #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
142 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
143                                 CSPR_PORT_SIZE_16 | \
144                                 CSPR_MSEL_NOR | \
145                                 CSPR_V)
146 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
147
148 /*
149  * TDM Definition
150  */
151 #define T1040_TDM_QUIRK_CCSR_BASE       0xfe000000
152
153 /* NOR Flash Timing Params */
154 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
155 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
156                                 FTIM0_NOR_TEADC(0x5) | \
157                                 FTIM0_NOR_TEAHC(0x5))
158 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
159                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
160                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
161 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
162                                 FTIM2_NOR_TCH(0x4) | \
163                                 FTIM2_NOR_TWPH(0x0E) | \
164                                 FTIM2_NOR_TWP(0x1c))
165 #define CONFIG_SYS_NOR_FTIM3    0x0
166
167 #define CONFIG_SYS_FLASH_QUIET_TEST
168 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
169
170 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
171 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
172 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
173
174 #define CONFIG_SYS_FLASH_EMPTY_INFO
175 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
176
177 /* CPLD on IFC */
178 #define CPLD_LBMAP_MASK                 0x3F
179 #define CPLD_BANK_SEL_MASK              0x07
180 #define CPLD_BANK_OVERRIDE              0x40
181 #define CPLD_LBMAP_ALTBANK              0x44 /* BANK OR | BANK 4 */
182 #define CPLD_LBMAP_DFLTBANK             0x40 /* BANK OR | BANK0 */
183 #define CPLD_LBMAP_RESET                0xFF
184 #define CPLD_LBMAP_SHIFT                0x03
185
186 #if defined(CONFIG_TARGET_T1042RDB_PI)
187 #define CPLD_DIU_SEL_DFP                0x80
188 #elif defined(CONFIG_TARGET_T1042D4RDB)
189 #define CPLD_DIU_SEL_DFP                0xc0
190 #endif
191
192 #if defined(CONFIG_TARGET_T1040D4RDB)
193 #define CPLD_INT_MASK_ALL               0xFF
194 #define CPLD_INT_MASK_THERM             0x80
195 #define CPLD_INT_MASK_DVI_DFP           0x40
196 #define CPLD_INT_MASK_QSGMII1           0x20
197 #define CPLD_INT_MASK_QSGMII2           0x10
198 #define CPLD_INT_MASK_SGMI1             0x08
199 #define CPLD_INT_MASK_SGMI2             0x04
200 #define CPLD_INT_MASK_TDMR1             0x02
201 #define CPLD_INT_MASK_TDMR2             0x01
202 #endif
203
204 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
205 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
206 #define CONFIG_SYS_CSPR2_EXT    (0xf)
207 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
208                                 | CSPR_PORT_SIZE_8 \
209                                 | CSPR_MSEL_GPCM \
210                                 | CSPR_V)
211 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
212 #define CONFIG_SYS_CSOR2        0x0
213 /* CPLD Timing parameters for IFC CS2 */
214 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
215                                         FTIM0_GPCM_TEADC(0x0e) | \
216                                         FTIM0_GPCM_TEAHC(0x0e))
217 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
218                                         FTIM1_GPCM_TRAD(0x1f))
219 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
220                                         FTIM2_GPCM_TCH(0x8) | \
221                                         FTIM2_GPCM_TWP(0x1f))
222 #define CONFIG_SYS_CS2_FTIM3            0x0
223
224 /* NAND Flash on IFC */
225 #define CONFIG_SYS_NAND_BASE            0xff800000
226 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
227
228 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
229 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
230                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
231                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
232                                 | CSPR_V)
233 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
234
235 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
236                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
237                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
238                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
239                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
240                                 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
241                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
242
243 /* ONFI NAND Flash mode0 Timing Params */
244 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
245                                         FTIM0_NAND_TWP(0x18)   | \
246                                         FTIM0_NAND_TWCHT(0x07) | \
247                                         FTIM0_NAND_TWH(0x0a))
248 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
249                                         FTIM1_NAND_TWBE(0x39)  | \
250                                         FTIM1_NAND_TRR(0x0e)   | \
251                                         FTIM1_NAND_TRP(0x18))
252 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
253                                         FTIM2_NAND_TREH(0x0a) | \
254                                         FTIM2_NAND_TWHRE(0x1e))
255 #define CONFIG_SYS_NAND_FTIM3           0x0
256
257 #define CONFIG_SYS_NAND_DDR_LAW         11
258 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
259 #define CONFIG_SYS_MAX_NAND_DEVICE      1
260
261 #if defined(CONFIG_MTD_RAW_NAND)
262 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
263 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
264 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
265 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
266 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
267 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
268 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
269 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
270 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR_CSPR_EXT
271 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
272 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
273 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
274 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
275 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
276 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
277 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
278 #else
279 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR_CSPR_EXT
280 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
281 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
282 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
283 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
284 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
285 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
286 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
287 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
288 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
289 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
290 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
291 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
292 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
293 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
294 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
295 #endif
296
297 #if defined(CONFIG_RAMBOOT_PBL)
298 #define CONFIG_SYS_RAMBOOT
299 #endif
300
301 #define CONFIG_HWCONFIG
302
303 /* define to use L1 as initial stack */
304 #define CONFIG_L1_INIT_RAM
305 #define CONFIG_SYS_INIT_RAM_LOCK
306 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
307 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
308 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
309 /* The assembler doesn't like typecast */
310 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
311         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
312           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
313 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
314
315 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
316                                         GENERATED_GBL_DATA_SIZE)
317 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
318
319 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
320
321 /* Serial Port - controlled on board with jumper J8
322  * open - index 2
323  * shorted - index 1
324  */
325 #define CONFIG_SYS_NS16550_SERIAL
326 #define CONFIG_SYS_NS16550_REG_SIZE     1
327 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
328
329 #define CONFIG_SYS_BAUDRATE_TABLE       \
330         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
331
332 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
333 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
334 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
335 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
336
337 /* I2C bus multiplexer */
338 #define I2C_MUX_PCA_ADDR                0x70
339 #define I2C_MUX_CH_DEFAULT      0x8
340
341 #if defined(CONFIG_TARGET_T1042RDB_PI)  || \
342         defined(CONFIG_TARGET_T1040D4RDB)       || \
343         defined(CONFIG_TARGET_T1042D4RDB)
344 /* LDI/DVI Encoder for display */
345 #define CONFIG_SYS_I2C_LDI_ADDR         0x38
346 #define CONFIG_SYS_I2C_DVI_ADDR         0x75
347 #define CONFIG_SYS_I2C_DVI_BUS_NUM      0
348
349 /*
350  * RTC configuration
351  */
352 #define RTC
353 #define CONFIG_RTC_DS1337               1
354 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
355
356 /*DVI encoder*/
357 #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
358 #endif
359
360 /*
361  * eSPI - Enhanced SPI
362  */
363
364 /*
365  * General PCI
366  * Memory space is mapped 1-1, but I/O space must start from 0.
367  */
368
369 #ifdef CONFIG_PCI
370 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
371 #ifdef CONFIG_PCIE1
372 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
373 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
374 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
375 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
376 #endif
377
378 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
379 #ifdef CONFIG_PCIE2
380 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
381 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
382 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
383 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
384 #endif
385
386 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
387 #ifdef CONFIG_PCIE3
388 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
389 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
390 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
391 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
392 #endif
393
394 /* controller 4, Base address 203000 */
395 #ifdef CONFIG_PCIE4
396 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xb0000000
397 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc30000000ull
398 #define CONFIG_SYS_PCIE4_IO_VIRT        0xf8030000
399 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
400 #endif
401
402 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
403 #endif  /* CONFIG_PCI */
404
405 /* SATA */
406 #define CONFIG_FSL_SATA_V2
407 #ifdef CONFIG_FSL_SATA_V2
408 #define CONFIG_SATA1
409 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
410 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
411
412 #define CONFIG_LBA48
413 #endif
414
415 /*
416 * USB
417 */
418 #define CONFIG_HAS_FSL_DR_USB
419
420 #ifdef CONFIG_HAS_FSL_DR_USB
421 #ifdef CONFIG_USB_EHCI_HCD
422 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
423 #endif
424 #endif
425
426 #ifdef CONFIG_MMC
427 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
428 #endif
429
430 /* Qman/Bman */
431 #ifndef CONFIG_NOBQFMAN
432 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
433 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
434 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
435 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
436 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
437 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
438 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
439 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
440 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
441                                         CONFIG_SYS_BMAN_CENA_SIZE)
442 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
443 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
444 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
445 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
446 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
447 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
448 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
449 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
450 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
451 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
452 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
453                                         CONFIG_SYS_QMAN_CENA_SIZE)
454 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
455 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
456
457 #define CONFIG_SYS_DPAA_FMAN
458 #define CONFIG_SYS_DPAA_PME
459
460 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
461 #endif /* CONFIG_NOBQFMAN */
462
463 #ifdef CONFIG_FMAN_ENET
464 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
465 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x03
466 #elif defined(CONFIG_TARGET_T1040D4RDB)
467 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x01
468 #elif defined(CONFIG_TARGET_T1042D4RDB)
469 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x02
470 #define CONFIG_SYS_SGMII2_PHY_ADDR             0x03
471 #define CONFIG_SYS_SGMII3_PHY_ADDR             0x01
472 #endif
473
474 #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
475 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x04
476 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x05
477 #else
478 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x01
479 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x02
480 #endif
481
482 /* Enable VSC9953 L2 Switch driver on T1040 SoC */
483 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
484 #define CONFIG_VSC9953
485 #ifdef CONFIG_TARGET_T1040RDB
486 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x04
487 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x08
488 #else
489 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x08
490 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x0c
491 #endif
492 #endif
493 #endif
494
495 /*
496  * Environment
497  */
498 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
499 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
500
501 /*
502  * Miscellaneous configurable options
503  */
504
505 /*
506  * For booting Linux, the board info and command line data
507  * have to be in the first 64 MB of memory, since this is
508  * the maximum mapped by the Linux kernel during initialization.
509  */
510 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
511 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
512
513 /*
514  * Dynamic MTD Partition support with mtdparts
515  */
516
517 /*
518  * Environment Configuration
519  */
520 #define CONFIG_ROOTPATH         "/opt/nfsroot"
521 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
522
523 #define __USB_PHY_TYPE  utmi
524 #define RAMDISKFILE     "t104xrdb/ramdisk.uboot"
525
526 #ifdef CONFIG_TARGET_T1040RDB
527 #define FDTFILE         "t1040rdb/t1040rdb.dtb"
528 #elif defined(CONFIG_TARGET_T1042RDB_PI)
529 #define FDTFILE         "t1042rdb_pi/t1042rdb_pi.dtb"
530 #elif defined(CONFIG_TARGET_T1042RDB)
531 #define FDTFILE         "t1042rdb/t1042rdb.dtb"
532 #elif defined(CONFIG_TARGET_T1040D4RDB)
533 #define FDTFILE         "t1042rdb/t1040d4rdb.dtb"
534 #elif defined(CONFIG_TARGET_T1042D4RDB)
535 #define FDTFILE         "t1042rdb/t1042d4rdb.dtb"
536 #endif
537
538 #define CONFIG_EXTRA_ENV_SETTINGS                               \
539         "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"                  \
540         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
541         "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
542         "netdev=eth0\0"                                         \
543         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
544         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
545         "tftpflash=tftpboot $loadaddr $uboot && "               \
546         "protect off $ubootaddr +$filesize && "                 \
547         "erase $ubootaddr +$filesize && "                       \
548         "cp.b $loadaddr $ubootaddr $filesize && "               \
549         "protect on $ubootaddr +$filesize && "                  \
550         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
551         "consoledev=ttyS0\0"                                    \
552         "ramdiskaddr=2000000\0"                                 \
553         "ramdiskfile=" __stringify(RAMDISKFILE) "\0"            \
554         "fdtaddr=1e00000\0"                                     \
555         "fdtfile=" __stringify(FDTFILE) "\0"                    \
556         "bdev=sda3\0"
557
558 #include <asm/fsl_secure_boot.h>
559
560 #endif  /* __CONFIG_H */