7cc3db943e509bd763518311b1f7c3bcae6f2511
[platform/kernel/u-boot.git] / include / configs / T104xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  */
5
6 #ifndef __CONFIG_H
7 #define __CONFIG_H
8
9 /*
10  * T104x RDB board configuration file
11  */
12 #include <asm/config_mpc85xx.h>
13
14 #ifdef CONFIG_RAMBOOT_PBL
15
16 #ifndef CONFIG_NXP_ESBC
17 #define CONFIG_SYS_FSL_PBL_PBI $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi.cfg
18 #else
19 #define CONFIG_SYS_FSL_PBL_PBI \
20                 $(SRCTREE)/board/freescale/t104xrdb/t104x_pbi_sb.cfg
21 #endif
22
23 #define CONFIG_SPL_FLUSH_IMAGE
24 #define CONFIG_SPL_PAD_TO               0x40000
25 #define CONFIG_SPL_MAX_SIZE             0x28000
26 #ifdef CONFIG_SPL_BUILD
27 #define CONFIG_SPL_SKIP_RELOCATE
28 #define CONFIG_SPL_COMMON_INIT_DDR
29 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
30 #endif
31 #define RESET_VECTOR_OFFSET             0x27FFC
32 #define BOOT_PAGE_OFFSET                0x27000
33
34 #ifdef CONFIG_NAND
35 #ifdef CONFIG_NXP_ESBC
36 #define CONFIG_U_BOOT_HDR_SIZE          (16 << 10)
37 /*
38  * HDR would be appended at end of image and copied to DDR along
39  * with U-Boot image.
40  */
41 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) + \
42                                          CONFIG_U_BOOT_HDR_SIZE)
43 #else
44 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
45 #endif
46 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
47 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
48 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
49 #ifdef CONFIG_TARGET_T1040RDB
50 #define CONFIG_SYS_FSL_PBL_RCW \
51 $(SRCTREE)/board/freescale/t104xrdb/t1040_nand_rcw.cfg
52 #endif
53 #ifdef CONFIG_TARGET_T1042RDB_PI
54 #define CONFIG_SYS_FSL_PBL_RCW \
55 $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_nand_rcw.cfg
56 #endif
57 #ifdef CONFIG_TARGET_T1042RDB
58 #define CONFIG_SYS_FSL_PBL_RCW \
59 $(SRCTREE)/board/freescale/t104xrdb/t1042_nand_rcw.cfg
60 #endif
61 #ifdef CONFIG_TARGET_T1040D4RDB
62 #define CONFIG_SYS_FSL_PBL_RCW \
63 $(SRCTREE)/board/freescale/t104xrdb/t1040d4_nand_rcw.cfg
64 #endif
65 #ifdef CONFIG_TARGET_T1042D4RDB
66 #define CONFIG_SYS_FSL_PBL_RCW \
67 $(SRCTREE)/board/freescale/t104xrdb/t1042d4_nand_rcw.cfg
68 #endif
69 #endif
70
71 #ifdef CONFIG_SPIFLASH
72 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
73 #define CONFIG_SPL_SPI_FLASH_MINIMAL
74 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
75 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
76 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
77 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
78 #ifndef CONFIG_SPL_BUILD
79 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
80 #endif
81 #ifdef CONFIG_TARGET_T1040RDB
82 #define CONFIG_SYS_FSL_PBL_RCW \
83 $(SRCTREE)/board/freescale/t104xrdb/t1040_spi_rcw.cfg
84 #endif
85 #ifdef CONFIG_TARGET_T1042RDB_PI
86 #define CONFIG_SYS_FSL_PBL_RCW \
87 $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_spi_rcw.cfg
88 #endif
89 #ifdef CONFIG_TARGET_T1042RDB
90 #define CONFIG_SYS_FSL_PBL_RCW \
91 $(SRCTREE)/board/freescale/t104xrdb/t1042_spi_rcw.cfg
92 #endif
93 #ifdef CONFIG_TARGET_T1040D4RDB
94 #define CONFIG_SYS_FSL_PBL_RCW \
95 $(SRCTREE)/board/freescale/t104xrdb/t1040d4_spi_rcw.cfg
96 #endif
97 #ifdef CONFIG_TARGET_T1042D4RDB
98 #define CONFIG_SYS_FSL_PBL_RCW \
99 $(SRCTREE)/board/freescale/t104xrdb/t1042d4_spi_rcw.cfg
100 #endif
101 #endif
102
103 #ifdef CONFIG_SDCARD
104 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
105 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
106 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
107 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
108 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
109 #ifndef CONFIG_SPL_BUILD
110 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
111 #endif
112 #ifdef CONFIG_TARGET_T1040RDB
113 #define CONFIG_SYS_FSL_PBL_RCW \
114 $(SRCTREE)/board/freescale/t104xrdb/t1040_sd_rcw.cfg
115 #endif
116 #ifdef CONFIG_TARGET_T1042RDB_PI
117 #define CONFIG_SYS_FSL_PBL_RCW \
118 $(SRCTREE)/board/freescale/t104xrdb/t1042_pi_sd_rcw.cfg
119 #endif
120 #ifdef CONFIG_TARGET_T1042RDB
121 #define CONFIG_SYS_FSL_PBL_RCW \
122 $(SRCTREE)/board/freescale/t104xrdb/t1042_sd_rcw.cfg
123 #endif
124 #ifdef CONFIG_TARGET_T1040D4RDB
125 #define CONFIG_SYS_FSL_PBL_RCW \
126 $(SRCTREE)/board/freescale/t104xrdb/t1040d4_sd_rcw.cfg
127 #endif
128 #ifdef CONFIG_TARGET_T1042D4RDB
129 #define CONFIG_SYS_FSL_PBL_RCW \
130 $(SRCTREE)/board/freescale/t104xrdb/t1042d4_sd_rcw.cfg
131 #endif
132 #endif
133
134 #endif
135
136 /* High Level Configuration Options */
137 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
138
139 /* support deep sleep */
140 #define CONFIG_DEEP_SLEEP
141
142 #ifndef CONFIG_RESET_VECTOR_ADDRESS
143 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
144 #endif
145
146 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
147 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
148 #define CONFIG_PCIE1                    /* PCIE controller 1 */
149 #define CONFIG_PCIE2                    /* PCIE controller 2 */
150 #define CONFIG_PCIE3                    /* PCIE controller 3 */
151 #define CONFIG_PCIE4                    /* PCIE controller 4 */
152
153 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
154
155 #define CONFIG_ENV_OVERWRITE
156
157 #if defined(CONFIG_SPIFLASH)
158 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
159 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
160 #define CONFIG_ENV_SECT_SIZE            0x10000
161 #elif defined(CONFIG_SDCARD)
162 #define CONFIG_SYS_MMC_ENV_DEV          0
163 #define CONFIG_ENV_SIZE                 0x2000
164 #define CONFIG_ENV_OFFSET               (512 * 0x800)
165 #elif defined(CONFIG_NAND)
166 #ifdef CONFIG_NXP_ESBC
167 #define CONFIG_RAMBOOT_NAND
168 #define CONFIG_BOOTSCRIPT_COPY_RAM
169 #endif
170 #define CONFIG_ENV_SIZE                 0x2000
171 #define CONFIG_ENV_OFFSET               (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
172 #else
173 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
174 #define CONFIG_ENV_SIZE         0x2000
175 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
176 #endif
177
178 #define CONFIG_SYS_CLK_FREQ     100000000
179 #define CONFIG_DDR_CLK_FREQ     66666666
180
181 /*
182  * These can be toggled for performance analysis, otherwise use default.
183  */
184 #define CONFIG_SYS_CACHE_STASHING
185 #define CONFIG_BACKSIDE_L2_CACHE
186 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
187 #define CONFIG_BTB                      /* toggle branch predition */
188 #define CONFIG_DDR_ECC
189 #ifdef CONFIG_DDR_ECC
190 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
191 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
192 #endif
193
194 #define CONFIG_ENABLE_36BIT_PHYS
195
196 #define CONFIG_ADDR_MAP
197 #define CONFIG_SYS_NUM_ADDR_MAP         64      /* number of TLB1 entries */
198
199 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
200 #define CONFIG_SYS_MEMTEST_END          0x00400000
201
202 /*
203  *  Config the L3 Cache as L3 SRAM
204  */
205 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
206 /*
207  * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
208  * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
209  * (CONFIG_SYS_INIT_L3_VADDR) will be different.
210  */
211 #define CONFIG_SYS_INIT_L3_VADDR        0xFFFC0000
212 #define CONFIG_SYS_L3_SIZE              256 << 10
213 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_VADDR + 32 * 1024)
214 #ifdef CONFIG_RAMBOOT_PBL
215 #define CONFIG_ENV_ADDR                 (CONFIG_SPL_GD_ADDR + 4 * 1024)
216 #endif
217 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
218 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (30 << 10)
219 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
220
221 #define CONFIG_SYS_DCSRBAR              0xf0000000
222 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
223
224 /*
225  * DDR Setup
226  */
227 #define CONFIG_VERY_BIG_RAM
228 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
229 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
230
231 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
232 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
233
234 #define CONFIG_DDR_SPD
235
236 #define CONFIG_SYS_SPD_BUS_NUM  0
237 #define SPD_EEPROM_ADDRESS      0x51
238
239 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
240
241 /*
242  * IFC Definitions
243  */
244 #define CONFIG_SYS_FLASH_BASE   0xe8000000
245 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
246
247 #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
248 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
249                                 CSPR_PORT_SIZE_16 | \
250                                 CSPR_MSEL_NOR | \
251                                 CSPR_V)
252 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
253
254 /*
255  * TDM Definition
256  */
257 #define T1040_TDM_QUIRK_CCSR_BASE       0xfe000000
258
259 /* NOR Flash Timing Params */
260 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
261 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
262                                 FTIM0_NOR_TEADC(0x5) | \
263                                 FTIM0_NOR_TEAHC(0x5))
264 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
265                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
266                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
267 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
268                                 FTIM2_NOR_TCH(0x4) | \
269                                 FTIM2_NOR_TWPH(0x0E) | \
270                                 FTIM2_NOR_TWP(0x1c))
271 #define CONFIG_SYS_NOR_FTIM3    0x0
272
273 #define CONFIG_SYS_FLASH_QUIET_TEST
274 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
275
276 #define CONFIG_SYS_MAX_FLASH_BANKS      2       /* number of banks */
277 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
278 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
279 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
280
281 #define CONFIG_SYS_FLASH_EMPTY_INFO
282 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
283
284 /* CPLD on IFC */
285 #define CPLD_LBMAP_MASK                 0x3F
286 #define CPLD_BANK_SEL_MASK              0x07
287 #define CPLD_BANK_OVERRIDE              0x40
288 #define CPLD_LBMAP_ALTBANK              0x44 /* BANK OR | BANK 4 */
289 #define CPLD_LBMAP_DFLTBANK             0x40 /* BANK OR | BANK0 */
290 #define CPLD_LBMAP_RESET                0xFF
291 #define CPLD_LBMAP_SHIFT                0x03
292
293 #if defined(CONFIG_TARGET_T1042RDB_PI)
294 #define CPLD_DIU_SEL_DFP                0x80
295 #elif defined(CONFIG_TARGET_T1042D4RDB)
296 #define CPLD_DIU_SEL_DFP                0xc0
297 #endif
298
299 #if defined(CONFIG_TARGET_T1040D4RDB)
300 #define CPLD_INT_MASK_ALL               0xFF
301 #define CPLD_INT_MASK_THERM             0x80
302 #define CPLD_INT_MASK_DVI_DFP           0x40
303 #define CPLD_INT_MASK_QSGMII1           0x20
304 #define CPLD_INT_MASK_QSGMII2           0x10
305 #define CPLD_INT_MASK_SGMI1             0x08
306 #define CPLD_INT_MASK_SGMI2             0x04
307 #define CPLD_INT_MASK_TDMR1             0x02
308 #define CPLD_INT_MASK_TDMR2             0x01
309 #endif
310
311 #define CONFIG_SYS_CPLD_BASE    0xffdf0000
312 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
313 #define CONFIG_SYS_CSPR2_EXT    (0xf)
314 #define CONFIG_SYS_CSPR2        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
315                                 | CSPR_PORT_SIZE_8 \
316                                 | CSPR_MSEL_GPCM \
317                                 | CSPR_V)
318 #define CONFIG_SYS_AMASK2       IFC_AMASK(64*1024)
319 #define CONFIG_SYS_CSOR2        0x0
320 /* CPLD Timing parameters for IFC CS2 */
321 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
322                                         FTIM0_GPCM_TEADC(0x0e) | \
323                                         FTIM0_GPCM_TEAHC(0x0e))
324 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
325                                         FTIM1_GPCM_TRAD(0x1f))
326 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
327                                         FTIM2_GPCM_TCH(0x8) | \
328                                         FTIM2_GPCM_TWP(0x1f))
329 #define CONFIG_SYS_CS2_FTIM3            0x0
330
331 /* NAND Flash on IFC */
332 #define CONFIG_NAND_FSL_IFC
333 #define CONFIG_SYS_NAND_BASE            0xff800000
334 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
335
336 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
337 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
338                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
339                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
340                                 | CSPR_V)
341 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
342
343 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
344                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
345                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
346                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
347                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
348                                 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
349                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
350
351 #define CONFIG_SYS_NAND_ONFI_DETECTION
352
353 /* ONFI NAND Flash mode0 Timing Params */
354 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
355                                         FTIM0_NAND_TWP(0x18)   | \
356                                         FTIM0_NAND_TWCHT(0x07) | \
357                                         FTIM0_NAND_TWH(0x0a))
358 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
359                                         FTIM1_NAND_TWBE(0x39)  | \
360                                         FTIM1_NAND_TRR(0x0e)   | \
361                                         FTIM1_NAND_TRP(0x18))
362 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
363                                         FTIM2_NAND_TREH(0x0a) | \
364                                         FTIM2_NAND_TWHRE(0x1e))
365 #define CONFIG_SYS_NAND_FTIM3           0x0
366
367 #define CONFIG_SYS_NAND_DDR_LAW         11
368 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
369 #define CONFIG_SYS_MAX_NAND_DEVICE      1
370
371 #define CONFIG_SYS_NAND_BLOCK_SIZE      (512 * 1024)
372
373 #if defined(CONFIG_NAND)
374 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
375 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
376 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
377 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
378 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
379 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
380 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
381 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
382 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR_CSPR_EXT
383 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
384 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
385 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
386 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
387 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
388 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
389 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
390 #else
391 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR_CSPR_EXT
392 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
393 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
394 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
395 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
396 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
397 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
398 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
399 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
400 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
401 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
402 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
403 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
404 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
405 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
406 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
407 #endif
408
409 #ifdef CONFIG_SPL_BUILD
410 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
411 #else
412 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
413 #endif
414
415 #if defined(CONFIG_RAMBOOT_PBL)
416 #define CONFIG_SYS_RAMBOOT
417 #endif
418
419 #ifdef CONFIG_SYS_FSL_ERRATUM_A008044
420 #if defined(CONFIG_NAND)
421 #define CONFIG_A008044_WORKAROUND
422 #endif
423 #endif
424
425 #define CONFIG_HWCONFIG
426
427 /* define to use L1 as initial stack */
428 #define CONFIG_L1_INIT_RAM
429 #define CONFIG_SYS_INIT_RAM_LOCK
430 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
431 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
432 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
433 /* The assembler doesn't like typecast */
434 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
435         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
436           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
437 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
438
439 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
440                                         GENERATED_GBL_DATA_SIZE)
441 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
442
443 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
444 #define CONFIG_SYS_MALLOC_LEN           (4 * 1024 * 1024)
445
446 /* Serial Port - controlled on board with jumper J8
447  * open - index 2
448  * shorted - index 1
449  */
450 #define CONFIG_SYS_NS16550_SERIAL
451 #define CONFIG_SYS_NS16550_REG_SIZE     1
452 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
453
454 #define CONFIG_SYS_BAUDRATE_TABLE       \
455         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
456
457 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
458 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
459 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
460 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
461
462 #if defined(CONFIG_TARGET_T1042RDB_PI) || defined(CONFIG_TARGET_T1042D4RDB)
463 /* Video */
464 #define CONFIG_FSL_DIU_FB
465
466 #ifdef CONFIG_FSL_DIU_FB
467 #define CONFIG_FSL_DIU_CH7301
468 #define CONFIG_SYS_DIU_ADDR     (CONFIG_SYS_CCSRBAR + 0x180000)
469 #define CONFIG_VIDEO_LOGO
470 #define CONFIG_VIDEO_BMP_LOGO
471 #endif
472 #endif
473
474 /* I2C */
475 #define CONFIG_SYS_I2C
476 #define CONFIG_SYS_I2C_FSL              /* Use FSL common I2C driver */
477 #define CONFIG_SYS_FSL_I2C_SPEED        400000  /* I2C speed in Hz */
478 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
479 #define CONFIG_SYS_FSL_I2C3_SPEED       400000
480 #define CONFIG_SYS_FSL_I2C4_SPEED       400000
481 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
482 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
483 #define CONFIG_SYS_FSL_I2C3_SLAVE       0x7F
484 #define CONFIG_SYS_FSL_I2C4_SLAVE       0x7F
485 #define CONFIG_SYS_FSL_I2C_OFFSET       0x118000
486 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x118100
487 #define CONFIG_SYS_FSL_I2C3_OFFSET      0x119000
488 #define CONFIG_SYS_FSL_I2C4_OFFSET      0x119100
489
490 /* I2C bus multiplexer */
491 #define I2C_MUX_PCA_ADDR                0x70
492 #define I2C_MUX_CH_DEFAULT      0x8
493
494 #if defined(CONFIG_TARGET_T1042RDB_PI)  || \
495         defined(CONFIG_TARGET_T1040D4RDB)       || \
496         defined(CONFIG_TARGET_T1042D4RDB)
497 /* LDI/DVI Encoder for display */
498 #define CONFIG_SYS_I2C_LDI_ADDR         0x38
499 #define CONFIG_SYS_I2C_DVI_ADDR         0x75
500
501 /*
502  * RTC configuration
503  */
504 #define RTC
505 #define CONFIG_RTC_DS1337               1
506 #define CONFIG_SYS_I2C_RTC_ADDR         0x68
507
508 /*DVI encoder*/
509 #define CONFIG_HDMI_ENCODER_I2C_ADDR  0x75
510 #endif
511
512 /*
513  * eSPI - Enhanced SPI
514  */
515
516 /*
517  * General PCI
518  * Memory space is mapped 1-1, but I/O space must start from 0.
519  */
520
521 #ifdef CONFIG_PCI
522 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
523 #ifdef CONFIG_PCIE1
524 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
525 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
526 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
527 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
528 #endif
529
530 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
531 #ifdef CONFIG_PCIE2
532 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
533 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
534 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
535 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
536 #endif
537
538 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
539 #ifdef CONFIG_PCIE3
540 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
541 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
542 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
543 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
544 #endif
545
546 /* controller 4, Base address 203000 */
547 #ifdef CONFIG_PCIE4
548 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xb0000000
549 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc30000000ull
550 #define CONFIG_SYS_PCIE4_IO_VIRT        0xf8030000
551 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
552 #endif
553
554 #if !defined(CONFIG_DM_PCI)
555 #define CONFIG_FSL_PCI_INIT     /* Use common FSL init code */
556 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
557 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000      /* 256M */
558 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
559 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
560 #define CONFIG_SYS_PCIE2_MEM_BUS        0xe0000000
561 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x10000000      /* 256M */
562 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
563 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
564 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
565 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x10000000      /* 256M */
566 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
567 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
568 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
569 #define CONFIG_SYS_PCIE4_MEM_SIZE       0x10000000      /* 256M */
570 #define CONFIG_SYS_PCIE4_IO_BUS         0x00000000
571 #define CONFIG_SYS_PCIE4_IO_SIZE        0x00010000      /* 64k */
572 #define CONFIG_PCI_INDIRECT_BRIDGE
573 #endif
574 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
575 #endif  /* CONFIG_PCI */
576
577 /* SATA */
578 #define CONFIG_FSL_SATA_V2
579 #ifdef CONFIG_FSL_SATA_V2
580 #define CONFIG_SYS_SATA_MAX_DEVICE      1
581 #define CONFIG_SATA1
582 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
583 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
584
585 #define CONFIG_LBA48
586 #endif
587
588 /*
589 * USB
590 */
591 #define CONFIG_HAS_FSL_DR_USB
592
593 #ifdef CONFIG_HAS_FSL_DR_USB
594 #ifdef CONFIG_USB_EHCI_HCD
595 #define CONFIG_USB_EHCI_FSL
596 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
597 #endif
598 #endif
599
600 #ifdef CONFIG_MMC
601 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
602 #endif
603
604 /* Qman/Bman */
605 #ifndef CONFIG_NOBQFMAN
606 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
607 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
608 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
609 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
610 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
611 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
612 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
613 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
614 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
615                                         CONFIG_SYS_BMAN_CENA_SIZE)
616 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
617 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
618 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
619 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
620 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
621 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
622 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
623 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
624 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
625 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
626 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
627                                         CONFIG_SYS_QMAN_CENA_SIZE)
628 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
629 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
630
631 #define CONFIG_SYS_DPAA_FMAN
632 #define CONFIG_SYS_DPAA_PME
633
634 #define CONFIG_U_QE
635
636 /* Default address of microcode for the Linux Fman driver */
637 #if defined(CONFIG_SPIFLASH)
638 /*
639  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
640  * env, so we got 0x110000.
641  */
642 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
643 #elif defined(CONFIG_SDCARD)
644 /*
645  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
646  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
647  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080.
648  */
649 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
650 #elif defined(CONFIG_NAND)
651 #define CONFIG_SYS_FMAN_FW_ADDR (5 * CONFIG_SYS_NAND_BLOCK_SIZE)
652 #else
653 #define CONFIG_SYS_FMAN_FW_ADDR         0xEFF00000
654 #endif
655
656 #if defined(CONFIG_SPIFLASH)
657 #define CONFIG_SYS_QE_FW_ADDR           0x130000
658 #elif defined(CONFIG_SDCARD)
659 #define CONFIG_SYS_QE_FW_ADDR           (512 * 0x920)
660 #elif defined(CONFIG_NAND)
661 #define CONFIG_SYS_QE_FW_ADDR           (7 * CONFIG_SYS_NAND_BLOCK_SIZE)
662 #else
663 #define CONFIG_SYS_QE_FW_ADDR           0xEFF10000
664 #endif
665
666 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
667 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
668 #endif /* CONFIG_NOBQFMAN */
669
670 #ifdef CONFIG_SYS_DPAA_FMAN
671 #define CONFIG_PHY_VITESSE
672 #define CONFIG_PHY_REALTEK
673 #endif
674
675 #ifdef CONFIG_FMAN_ENET
676 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
677 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x03
678 #elif defined(CONFIG_TARGET_T1040D4RDB)
679 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x01
680 #elif defined(CONFIG_TARGET_T1042D4RDB)
681 #define CONFIG_SYS_SGMII1_PHY_ADDR             0x02
682 #define CONFIG_SYS_SGMII2_PHY_ADDR             0x03
683 #define CONFIG_SYS_SGMII3_PHY_ADDR             0x01
684 #endif
685
686 #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
687 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x04
688 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x05
689 #else
690 #define CONFIG_SYS_RGMII1_PHY_ADDR             0x01
691 #define CONFIG_SYS_RGMII2_PHY_ADDR             0x02
692 #endif
693
694 /* Enable VSC9953 L2 Switch driver on T1040 SoC */
695 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
696 #define CONFIG_VSC9953
697 #ifdef CONFIG_TARGET_T1040RDB
698 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x04
699 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x08
700 #else
701 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR        0x08
702 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR        0x0c
703 #endif
704 #endif
705
706 #define CONFIG_ETHPRIME         "FM1@DTSEC4"
707 #endif
708
709 /*
710  * Environment
711  */
712 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
713 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
714
715 /*
716  * Miscellaneous configurable options
717  */
718 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
719
720 /*
721  * For booting Linux, the board info and command line data
722  * have to be in the first 64 MB of memory, since this is
723  * the maximum mapped by the Linux kernel during initialization.
724  */
725 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
726 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
727
728 #ifdef CONFIG_CMD_KGDB
729 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
730 #endif
731
732 /*
733  * Dynamic MTD Partition support with mtdparts
734  */
735
736 /*
737  * Environment Configuration
738  */
739 #define CONFIG_ROOTPATH         "/opt/nfsroot"
740 #define CONFIG_BOOTFILE         "uImage"
741 #define CONFIG_UBOOTPATH        "u-boot.bin"    /* U-Boot image on TFTP server*/
742
743 /* default location for tftp and bootm */
744 #define CONFIG_LOADADDR         1000000
745
746 #define __USB_PHY_TYPE  utmi
747 #define RAMDISKFILE     "t104xrdb/ramdisk.uboot"
748
749 #ifdef CONFIG_TARGET_T1040RDB
750 #define FDTFILE         "t1040rdb/t1040rdb.dtb"
751 #elif defined(CONFIG_TARGET_T1042RDB_PI)
752 #define FDTFILE         "t1042rdb_pi/t1042rdb_pi.dtb"
753 #elif defined(CONFIG_TARGET_T1042RDB)
754 #define FDTFILE         "t1042rdb/t1042rdb.dtb"
755 #elif defined(CONFIG_TARGET_T1040D4RDB)
756 #define FDTFILE         "t1042rdb/t1040d4rdb.dtb"
757 #elif defined(CONFIG_TARGET_T1042D4RDB)
758 #define FDTFILE         "t1042rdb/t1042d4rdb.dtb"
759 #endif
760
761 #ifdef CONFIG_FSL_DIU_FB
762 #define DIU_ENVIRONMENT "video-mode=fslfb:1024x768-32@60,monitor=dvi"
763 #else
764 #define DIU_ENVIRONMENT
765 #endif
766
767 #define CONFIG_EXTRA_ENV_SETTINGS                               \
768         "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;"                  \
769         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
770         "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
771         "netdev=eth0\0"                                         \
772         "video-mode=" __stringify(DIU_ENVIRONMENT) "\0"         \
773         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
774         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
775         "tftpflash=tftpboot $loadaddr $uboot && "               \
776         "protect off $ubootaddr +$filesize && "                 \
777         "erase $ubootaddr +$filesize && "                       \
778         "cp.b $loadaddr $ubootaddr $filesize && "               \
779         "protect on $ubootaddr +$filesize && "                  \
780         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
781         "consoledev=ttyS0\0"                                    \
782         "ramdiskaddr=2000000\0"                                 \
783         "ramdiskfile=" __stringify(RAMDISKFILE) "\0"            \
784         "fdtaddr=1e00000\0"                                     \
785         "fdtfile=" __stringify(FDTFILE) "\0"                    \
786         "bdev=sda3\0"
787
788 #define CONFIG_LINUX                       \
789         "setenv bootargs root=/dev/ram rw "            \
790         "console=$consoledev,$baudrate $othbootargs;"  \
791         "setenv ramdiskaddr 0x02000000;"               \
792         "setenv fdtaddr 0x00c00000;"                   \
793         "setenv loadaddr 0x1000000;"                   \
794         "bootm $loadaddr $ramdiskaddr $fdtaddr"
795
796 #define CONFIG_HDBOOT                                   \
797         "setenv bootargs root=/dev/$bdev rw "           \
798         "console=$consoledev,$baudrate $othbootargs;"   \
799         "tftp $loadaddr $bootfile;"                     \
800         "tftp $fdtaddr $fdtfile;"                       \
801         "bootm $loadaddr - $fdtaddr"
802
803 #define CONFIG_NFSBOOTCOMMAND                   \
804         "setenv bootargs root=/dev/nfs rw "     \
805         "nfsroot=$serverip:$rootpath "          \
806         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
807         "console=$consoledev,$baudrate $othbootargs;"   \
808         "tftp $loadaddr $bootfile;"             \
809         "tftp $fdtaddr $fdtfile;"               \
810         "bootm $loadaddr - $fdtaddr"
811
812 #define CONFIG_RAMBOOTCOMMAND                           \
813         "setenv bootargs root=/dev/ram rw "             \
814         "console=$consoledev,$baudrate $othbootargs;"   \
815         "tftp $ramdiskaddr $ramdiskfile;"               \
816         "tftp $loadaddr $bootfile;"                     \
817         "tftp $fdtaddr $fdtfile;"                       \
818         "bootm $loadaddr $ramdiskaddr $fdtaddr"
819
820 #define CONFIG_BOOTCOMMAND              CONFIG_LINUX
821
822 #include <asm/fsl_secure_boot.h>
823
824 #endif  /* __CONFIG_H */