1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
4 * Copyright 2020-2021 NXP
10 #include <linux/stringify.h>
13 * T104x RDB board configuration file
15 #include <asm/config_mpc85xx.h>
17 #ifdef CONFIG_RAMBOOT_PBL
18 #define RESET_VECTOR_OFFSET 0x27FFC
19 #define BOOT_PAGE_OFFSET 0x27000
21 #ifdef CONFIG_MTD_RAW_NAND
22 #ifdef CONFIG_NXP_ESBC
23 #define CONFIG_U_BOOT_HDR_SIZE (16 << 10)
25 * HDR would be appended at end of image and copied to DDR along
28 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) + \
29 CONFIG_U_BOOT_HDR_SIZE)
31 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
33 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
34 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
37 #ifdef CONFIG_SPIFLASH
38 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
39 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
40 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
41 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
46 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
47 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
48 #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
49 #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
50 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
55 /* High Level Configuration Options */
57 #ifndef CONFIG_RESET_VECTOR_ADDRESS
58 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
61 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
62 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
65 * These can be toggled for performance analysis, otherwise use default.
67 #define CONFIG_SYS_CACHE_STASHING
68 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
70 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
74 * Config the L3 Cache as L3 SRAM
76 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
78 * For Secure Boot CONFIG_SYS_INIT_L3_ADDR will be redefined and hence
79 * Physical address (CONFIG_SYS_INIT_L3_ADDR) and virtual address
80 * (CONFIG_SYS_INIT_L3_VADDR) will be different.
82 #define CONFIG_SYS_INIT_L3_VADDR 0xFFFC0000
83 #define CONFIG_SYS_L3_SIZE 256 << 10
84 #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
86 #define CONFIG_SYS_DCSRBAR 0xf0000000
87 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
92 #define CONFIG_VERY_BIG_RAM
93 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
94 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
96 #define SPD_EEPROM_ADDRESS 0x51
98 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
103 #define CONFIG_SYS_FLASH_BASE 0xe8000000
104 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
106 #define CONFIG_SYS_NOR_CSPR_EXT (0xf)
107 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE) | \
108 CSPR_PORT_SIZE_16 | \
111 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
116 #define T1040_TDM_QUIRK_CCSR_BASE 0xfe000000
118 /* NOR Flash Timing Params */
119 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
120 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
121 FTIM0_NOR_TEADC(0x5) | \
122 FTIM0_NOR_TEAHC(0x5))
123 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
124 FTIM1_NOR_TRAD_NOR(0x1A) |\
125 FTIM1_NOR_TSEQRAD_NOR(0x13))
126 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
127 FTIM2_NOR_TCH(0x4) | \
128 FTIM2_NOR_TWPH(0x0E) | \
130 #define CONFIG_SYS_NOR_FTIM3 0x0
132 #define CONFIG_SYS_FLASH_QUIET_TEST
133 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
135 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
136 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
137 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
139 #define CONFIG_SYS_FLASH_EMPTY_INFO
140 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
143 #define CPLD_LBMAP_MASK 0x3F
144 #define CPLD_BANK_SEL_MASK 0x07
145 #define CPLD_BANK_OVERRIDE 0x40
146 #define CPLD_LBMAP_ALTBANK 0x44 /* BANK OR | BANK 4 */
147 #define CPLD_LBMAP_DFLTBANK 0x40 /* BANK OR | BANK0 */
148 #define CPLD_LBMAP_RESET 0xFF
149 #define CPLD_LBMAP_SHIFT 0x03
151 #if defined(CONFIG_TARGET_T1042RDB_PI)
152 #define CPLD_DIU_SEL_DFP 0x80
153 #elif defined(CONFIG_TARGET_T1042D4RDB)
154 #define CPLD_DIU_SEL_DFP 0xc0
157 #if defined(CONFIG_TARGET_T1040D4RDB)
158 #define CPLD_INT_MASK_ALL 0xFF
159 #define CPLD_INT_MASK_THERM 0x80
160 #define CPLD_INT_MASK_DVI_DFP 0x40
161 #define CPLD_INT_MASK_QSGMII1 0x20
162 #define CPLD_INT_MASK_QSGMII2 0x10
163 #define CPLD_INT_MASK_SGMI1 0x08
164 #define CPLD_INT_MASK_SGMI2 0x04
165 #define CPLD_INT_MASK_TDMR1 0x02
166 #define CPLD_INT_MASK_TDMR2 0x01
169 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
170 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
171 #define CONFIG_SYS_CSPR2_EXT (0xf)
172 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
176 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
177 #define CONFIG_SYS_CSOR2 0x0
178 /* CPLD Timing parameters for IFC CS2 */
179 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
180 FTIM0_GPCM_TEADC(0x0e) | \
181 FTIM0_GPCM_TEAHC(0x0e))
182 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
183 FTIM1_GPCM_TRAD(0x1f))
184 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
185 FTIM2_GPCM_TCH(0x8) | \
186 FTIM2_GPCM_TWP(0x1f))
187 #define CONFIG_SYS_CS2_FTIM3 0x0
189 /* NAND Flash on IFC */
190 #define CONFIG_SYS_NAND_BASE 0xff800000
191 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
193 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
194 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
195 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
196 | CSPR_MSEL_NAND /* MSEL = NAND */ \
198 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
200 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
201 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
202 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
203 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
204 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
205 | CSOR_NAND_SPRZ_224/* Spare size = 224 */ \
206 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
208 /* ONFI NAND Flash mode0 Timing Params */
209 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
210 FTIM0_NAND_TWP(0x18) | \
211 FTIM0_NAND_TWCHT(0x07) | \
212 FTIM0_NAND_TWH(0x0a))
213 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
214 FTIM1_NAND_TWBE(0x39) | \
215 FTIM1_NAND_TRR(0x0e) | \
216 FTIM1_NAND_TRP(0x18))
217 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
218 FTIM2_NAND_TREH(0x0a) | \
219 FTIM2_NAND_TWHRE(0x1e))
220 #define CONFIG_SYS_NAND_FTIM3 0x0
222 #define CONFIG_SYS_NAND_DDR_LAW 11
223 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
224 #define CONFIG_SYS_MAX_NAND_DEVICE 1
226 #if defined(CONFIG_MTD_RAW_NAND)
227 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
228 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
229 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
230 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
231 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
232 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
233 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
234 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
235 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR_CSPR_EXT
236 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
237 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
238 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
239 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
240 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
241 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
242 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
244 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR_CSPR_EXT
245 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
246 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
247 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
248 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
249 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
250 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
251 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
252 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
253 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
254 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
255 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
256 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
257 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
258 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
259 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
262 #define CONFIG_HWCONFIG
264 /* define to use L1 as initial stack */
265 #define CONFIG_L1_INIT_RAM
266 #define CONFIG_SYS_INIT_RAM_LOCK
267 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
268 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
269 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
270 /* The assembler doesn't like typecast */
271 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
272 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
273 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
274 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
276 #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
278 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
280 /* Serial Port - controlled on board with jumper J8
284 #define CONFIG_SYS_NS16550_SERIAL
285 #define CONFIG_SYS_NS16550_REG_SIZE 1
286 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
288 #define CONFIG_SYS_BAUDRATE_TABLE \
289 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
291 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
292 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
293 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
294 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
296 /* I2C bus multiplexer */
297 #define I2C_MUX_PCA_ADDR 0x70
298 #define I2C_MUX_CH_DEFAULT 0x8
300 #if defined(CONFIG_TARGET_T1042RDB_PI) || \
301 defined(CONFIG_TARGET_T1040D4RDB) || \
302 defined(CONFIG_TARGET_T1042D4RDB)
303 /* LDI/DVI Encoder for display */
304 #define CONFIG_SYS_I2C_LDI_ADDR 0x38
305 #define CONFIG_SYS_I2C_DVI_ADDR 0x75
306 #define CONFIG_SYS_I2C_DVI_BUS_NUM 0
312 #define CONFIG_RTC_DS1337 1
313 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
316 #define CONFIG_HDMI_ENCODER_I2C_ADDR 0x75
320 * eSPI - Enhanced SPI
325 * Memory space is mapped 1-1, but I/O space must start from 0.
329 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
331 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
332 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
333 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
334 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
337 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
339 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
340 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
341 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
342 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
345 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
347 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
348 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
349 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
350 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
353 /* controller 4, Base address 203000 */
355 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
356 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
357 #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
358 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
360 #endif /* CONFIG_PCI */
367 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
371 #ifndef CONFIG_NOBQFMAN
372 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
373 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
374 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
375 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
376 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
377 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
378 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
379 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
380 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
381 CONFIG_SYS_BMAN_CENA_SIZE)
382 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
383 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
384 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
385 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
386 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
387 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
388 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
389 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
390 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
391 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
392 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
393 CONFIG_SYS_QMAN_CENA_SIZE)
394 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
395 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
397 #define CONFIG_SYS_DPAA_FMAN
398 #define CONFIG_SYS_DPAA_PME
400 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
401 #endif /* CONFIG_NOBQFMAN */
403 #ifdef CONFIG_FMAN_ENET
404 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1042RDB)
405 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x03
406 #elif defined(CONFIG_TARGET_T1040D4RDB)
407 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x01
408 #elif defined(CONFIG_TARGET_T1042D4RDB)
409 #define CONFIG_SYS_SGMII1_PHY_ADDR 0x02
410 #define CONFIG_SYS_SGMII2_PHY_ADDR 0x03
411 #define CONFIG_SYS_SGMII3_PHY_ADDR 0x01
414 #if defined(CONFIG_TARGET_T1040D4RDB) || defined(CONFIG_TARGET_T1042D4RDB)
415 #define CONFIG_SYS_RGMII1_PHY_ADDR 0x04
416 #define CONFIG_SYS_RGMII2_PHY_ADDR 0x05
418 #define CONFIG_SYS_RGMII1_PHY_ADDR 0x01
419 #define CONFIG_SYS_RGMII2_PHY_ADDR 0x02
422 /* Enable VSC9953 L2 Switch driver on T1040 SoC */
423 #if defined(CONFIG_TARGET_T1040RDB) || defined(CONFIG_TARGET_T1040D4RDB)
424 #define CONFIG_VSC9953
425 #ifdef CONFIG_TARGET_T1040RDB
426 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x04
427 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x08
429 #define CONFIG_SYS_FM1_QSGMII11_PHY_ADDR 0x08
430 #define CONFIG_SYS_FM1_QSGMII21_PHY_ADDR 0x0c
438 #define CONFIG_LOADS_ECHO /* echo on for serial download */
439 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
442 * Miscellaneous configurable options
446 * For booting Linux, the board info and command line data
447 * have to be in the first 64 MB of memory, since this is
448 * the maximum mapped by the Linux kernel during initialization.
450 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
451 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
454 * Dynamic MTD Partition support with mtdparts
458 * Environment Configuration
460 #define CONFIG_ROOTPATH "/opt/nfsroot"
461 #define CONFIG_UBOOTPATH "u-boot.bin" /* U-Boot image on TFTP server*/
463 #define __USB_PHY_TYPE utmi
464 #define RAMDISKFILE "t104xrdb/ramdisk.uboot"
466 #ifdef CONFIG_TARGET_T1040RDB
467 #define FDTFILE "t1040rdb/t1040rdb.dtb"
468 #elif defined(CONFIG_TARGET_T1042RDB_PI)
469 #define FDTFILE "t1042rdb_pi/t1042rdb_pi.dtb"
470 #elif defined(CONFIG_TARGET_T1042RDB)
471 #define FDTFILE "t1042rdb/t1042rdb.dtb"
472 #elif defined(CONFIG_TARGET_T1040D4RDB)
473 #define FDTFILE "t1042rdb/t1040d4rdb.dtb"
474 #elif defined(CONFIG_TARGET_T1042D4RDB)
475 #define FDTFILE "t1042rdb/t1042d4rdb.dtb"
478 #define CONFIG_EXTRA_ENV_SETTINGS \
479 "hwconfig=fsl_ddr:bank_intlv=cs0_cs1;" \
480 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) ";"\
481 "usb2:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"\
483 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
484 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
485 "tftpflash=tftpboot $loadaddr $uboot && " \
486 "protect off $ubootaddr +$filesize && " \
487 "erase $ubootaddr +$filesize && " \
488 "cp.b $loadaddr $ubootaddr $filesize && " \
489 "protect on $ubootaddr +$filesize && " \
490 "cmp.b $loadaddr $ubootaddr $filesize\0" \
491 "consoledev=ttyS0\0" \
492 "ramdiskaddr=2000000\0" \
493 "ramdiskfile=" __stringify(RAMDISKFILE) "\0" \
494 "fdtaddr=1e00000\0" \
495 "fdtfile=" __stringify(FDTFILE) "\0" \
498 #include <asm/fsl_secure_boot.h>
500 #endif /* __CONFIG_H */