Convert CONFIG_ENABLE_36BIT_PHYS to Kconfig
[platform/kernel/u-boot.git] / include / configs / T102xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T1024/T1023 RDB board configuration file
9  */
10
11 #ifndef __T1024RDB_H
12 #define __T1024RDB_H
13
14 #include <linux/stringify.h>
15
16 /* High Level Configuration Options */
17 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
18
19 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
20 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
21
22 #ifdef CONFIG_RAMBOOT_PBL
23 #define RESET_VECTOR_OFFSET             0x27FFC
24 #define BOOT_PAGE_OFFSET                0x27000
25
26 #ifdef CONFIG_MTD_RAW_NAND
27 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
28 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
29 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
30 #endif
31
32 #ifdef CONFIG_SPIFLASH
33 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
34 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
35 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
36 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
37 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
38 #endif
39
40 #ifdef CONFIG_SDCARD
41 #define CONFIG_RESET_VECTOR_ADDRESS     0x30000FFC
42 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
43 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
44 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
45 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
46 #endif
47
48 #endif /* CONFIG_RAMBOOT_PBL */
49
50 #ifndef CONFIG_RESET_VECTOR_ADDRESS
51 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
52 #endif
53
54 /* PCIe Boot - Master */
55 #define CONFIG_SRIO_PCIE_BOOT_MASTER
56 /*
57  * for slave u-boot IMAGE instored in master memory space,
58  * PHYS must be aligned based on the SIZE
59  */
60 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
61 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
62 #ifdef CONFIG_PHYS_64BIT
63 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
64 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
65 #else
66 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
67 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
68 #endif
69 /*
70  * for slave UCODE and ENV instored in master memory space,
71  * PHYS must be aligned based on the SIZE
72  */
73 #ifdef CONFIG_PHYS_64BIT
74 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
75 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0x3ffe00000ull
76 #else
77 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
78 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0xffe00000
79 #endif
80 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
81 /* slave core release by master*/
82 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET        0xe00e4
83 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK      0x00000001 /* release core 0 */
84
85 /* PCIe Boot - Slave */
86 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
87 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
88 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
89                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
90 /* Set 1M boot space for PCIe boot */
91 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
92 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS       \
93                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
94 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
95 #endif
96
97 /*
98  * These can be toggled for performance analysis, otherwise use default.
99  */
100 #define CONFIG_SYS_CACHE_STASHING
101 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
102 #ifdef CONFIG_DDR_ECC
103 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
104 #endif
105
106 /*
107  *  Config the L3 Cache as L3 SRAM
108  */
109 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
110 #define CONFIG_SYS_L3_SIZE              (256 << 10)
111 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
112
113 #ifdef CONFIG_PHYS_64BIT
114 #define CONFIG_SYS_DCSRBAR              0xf0000000
115 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
116 #endif
117
118 /* EEPROM */
119 #define CONFIG_SYS_I2C_EEPROM_NXID
120 #define CONFIG_SYS_EEPROM_BUS_NUM       0
121
122 /*
123  * DDR Setup
124  */
125 #define CONFIG_VERY_BIG_RAM
126 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
127 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
128 #if defined(CONFIG_TARGET_T1024RDB)
129 #define CONFIG_SYS_SPD_BUS_NUM  0
130 #define SPD_EEPROM_ADDRESS      0x51
131 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
132 #elif defined(CONFIG_TARGET_T1023RDB)
133 #define CONFIG_SYS_DDR_RAW_TIMING
134 #define CONFIG_SYS_SDRAM_SIZE   2048
135 #endif
136
137 /*
138  * IFC Definitions
139  */
140 #define CONFIG_SYS_FLASH_BASE   0xe8000000
141 #ifdef CONFIG_PHYS_64BIT
142 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
143 #else
144 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
145 #endif
146
147 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
148 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
149                                 CSPR_PORT_SIZE_16 | \
150                                 CSPR_MSEL_NOR | \
151                                 CSPR_V)
152 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
153
154 /* NOR Flash Timing Params */
155 #if defined(CONFIG_TARGET_T1024RDB)
156 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
157 #elif defined(CONFIG_TARGET_T1023RDB)
158 #define CONFIG_SYS_NOR_CSOR    (CSOR_NOR_ADM_SHIFT(0) | \
159                                 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
160 #endif
161 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
162                                 FTIM0_NOR_TEADC(0x5) | \
163                                 FTIM0_NOR_TEAHC(0x5))
164 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
165                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
166                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
167 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
168                                 FTIM2_NOR_TCH(0x4) | \
169                                 FTIM2_NOR_TWPH(0x0E) | \
170                                 FTIM2_NOR_TWP(0x1c))
171 #define CONFIG_SYS_NOR_FTIM3    0x0
172
173 #define CONFIG_SYS_FLASH_QUIET_TEST
174 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
175
176 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
177 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
178 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
179
180 #define CONFIG_SYS_FLASH_EMPTY_INFO
181 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
182
183 #ifdef CONFIG_TARGET_T1024RDB
184 /* CPLD on IFC */
185 #define CONFIG_SYS_CPLD_BASE            0xffdf0000
186 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
187 #define CONFIG_SYS_CSPR2_EXT            (0xf)
188 #define CONFIG_SYS_CSPR2                (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
189                                                 | CSPR_PORT_SIZE_8 \
190                                                 | CSPR_MSEL_GPCM \
191                                                 | CSPR_V)
192 #define CONFIG_SYS_AMASK2               IFC_AMASK(64*1024)
193 #define CONFIG_SYS_CSOR2                0x0
194
195 /* CPLD Timing parameters for IFC CS2 */
196 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
197                                                 FTIM0_GPCM_TEADC(0x0e) | \
198                                                 FTIM0_GPCM_TEAHC(0x0e))
199 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
200                                                 FTIM1_GPCM_TRAD(0x1f))
201 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
202                                                 FTIM2_GPCM_TCH(0x8) | \
203                                                 FTIM2_GPCM_TWP(0x1f))
204 #define CONFIG_SYS_CS2_FTIM3            0x0
205 #endif
206
207 /* NAND Flash on IFC */
208 #define CONFIG_SYS_NAND_BASE            0xff800000
209 #ifdef CONFIG_PHYS_64BIT
210 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
211 #else
212 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
213 #endif
214 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
215 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
216                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
217                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
218                                 | CSPR_V)
219 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
220
221 #if defined(CONFIG_TARGET_T1024RDB)
222 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
223                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
224                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
225                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
226                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
227                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
228                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
229 #elif defined(CONFIG_TARGET_T1023RDB)
230 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
231                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
232                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
233                                 | CSOR_NAND_RAL_3       /* RAL 3Bytes */ \
234                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
235                                 | CSOR_NAND_SPRZ_128    /* Spare size = 128 */ \
236                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
237 #endif
238
239 /* ONFI NAND Flash mode0 Timing Params */
240 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
241                                         FTIM0_NAND_TWP(0x18)   | \
242                                         FTIM0_NAND_TWCHT(0x07) | \
243                                         FTIM0_NAND_TWH(0x0a))
244 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
245                                         FTIM1_NAND_TWBE(0x39)  | \
246                                         FTIM1_NAND_TRR(0x0e)   | \
247                                         FTIM1_NAND_TRP(0x18))
248 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
249                                         FTIM2_NAND_TREH(0x0a) | \
250                                         FTIM2_NAND_TWHRE(0x1e))
251 #define CONFIG_SYS_NAND_FTIM3           0x0
252
253 #define CONFIG_SYS_NAND_DDR_LAW         11
254 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
255 #define CONFIG_SYS_MAX_NAND_DEVICE      1
256
257 #if defined(CONFIG_MTD_RAW_NAND)
258 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
259 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
260 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
261 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
262 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
263 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
264 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
265 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
266 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
267 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
268 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
269 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
270 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
271 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
272 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
273 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
274 #else
275 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
276 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
277 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
278 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
279 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
280 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
281 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
282 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
283 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
284 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
285 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
286 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
287 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
288 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
289 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
290 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
291 #endif
292
293 #if defined(CONFIG_RAMBOOT_PBL)
294 #define CONFIG_SYS_RAMBOOT
295 #endif
296
297 #define CONFIG_HWCONFIG
298
299 /* define to use L1 as initial stack */
300 #define CONFIG_L1_INIT_RAM
301 #define CONFIG_SYS_INIT_RAM_LOCK
302 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
303 #ifdef CONFIG_PHYS_64BIT
304 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
305 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
306 /* The assembler doesn't like typecast */
307 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
308         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
309           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
310 #else
311 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   0xfe03c000 /* Initial L1 address */
312 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
313 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
314 #endif
315 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
316
317 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
318
319 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
320
321 /* Serial Port */
322 #define CONFIG_SYS_NS16550_SERIAL
323 #define CONFIG_SYS_NS16550_REG_SIZE     1
324 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
325
326 #define CONFIG_SYS_BAUDRATE_TABLE       \
327         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
328
329 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
330 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
331 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
332 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
333
334 /* I2C */
335
336 #define I2C_PCA6408_BUS_NUM             1
337 #define I2C_PCA6408_ADDR                0x20
338
339 /* I2C bus multiplexer */
340 #define I2C_MUX_CH_DEFAULT      0x8
341
342 /*
343  * RTC configuration
344  */
345 #define RTC
346 #define CONFIG_RTC_DS1337       1
347 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
348
349 /*
350  * eSPI - Enhanced SPI
351  */
352
353 /*
354  * General PCIe
355  * Memory space is mapped 1-1, but I/O space must start from 0.
356  */
357 #define CONFIG_PCIE1            /* PCIE controller 1 */
358 #define CONFIG_PCIE2            /* PCIE controller 2 */
359 #define CONFIG_PCIE3            /* PCIE controller 3 */
360
361 #ifdef CONFIG_PCI
362 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
363 #ifdef CONFIG_PCIE1
364 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
365 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
366 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
367 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
368 #endif
369
370 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
371 #ifdef CONFIG_PCIE2
372 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
373 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
374 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
375 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
376 #endif
377
378 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
379 #ifdef CONFIG_PCIE3
380 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
381 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
382 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
383 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
384 #endif
385
386 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
387 #endif  /* CONFIG_PCI */
388
389 /*
390  * USB
391  */
392
393 /*
394  * SDHC
395  */
396 #ifdef CONFIG_MMC
397 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
398 #endif
399
400 /* Qman/Bman */
401 #ifndef CONFIG_NOBQFMAN
402 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
403 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
404 #ifdef CONFIG_PHYS_64BIT
405 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
406 #else
407 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
408 #endif
409 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
410 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
411 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
412 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
413 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
414 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
415                                         CONFIG_SYS_BMAN_CENA_SIZE)
416 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
417 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
418 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
419 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
420 #ifdef CONFIG_PHYS_64BIT
421 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
422 #else
423 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
424 #endif
425 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
426 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
427 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
428 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
429 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
430 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
431                                         CONFIG_SYS_QMAN_CENA_SIZE)
432 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
433 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
434
435 #define CONFIG_SYS_DPAA_FMAN
436
437 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
438 #endif /* CONFIG_NOBQFMAN */
439
440 #ifdef CONFIG_SYS_DPAA_FMAN
441 #if defined(CONFIG_TARGET_T1024RDB)
442 #define RGMII_PHY1_ADDR         0x2
443 #define RGMII_PHY2_ADDR         0x6
444 #define SGMII_AQR_PHY_ADDR      0x2
445 #define FM1_10GEC1_PHY_ADDR     0x1
446 #elif defined(CONFIG_TARGET_T1023RDB)
447 #define RGMII_PHY1_ADDR         0x1
448 #define SGMII_RTK_PHY_ADDR      0x3
449 #define SGMII_AQR_PHY_ADDR      0x2
450 #endif
451 #endif
452
453 /*
454  * Dynamic MTD Partition support with mtdparts
455  */
456
457 /*
458  * Environment
459  */
460 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
461 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
462
463 /*
464  * Miscellaneous configurable options
465  */
466
467 /*
468  * For booting Linux, the board info and command line data
469  * have to be in the first 64 MB of memory, since this is
470  * the maximum mapped by the Linux kernel during initialization.
471  */
472 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
473 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
474
475 /*
476  * Environment Configuration
477  */
478 #define CONFIG_ROOTPATH         "/opt/nfsroot"
479 #define CONFIG_UBOOTPATH        u-boot.bin /* U-Boot image on TFTP server */
480 #define __USB_PHY_TYPE          utmi
481
482 #ifdef CONFIG_ARCH_T1024
483 #define ARCH_EXTRA_ENV_SETTINGS \
484         "bank_intlv=cs0_cs1\0"                  \
485         "ramdiskfile=t1024rdb/ramdisk.uboot\0"  \
486         "fdtfile=t1024rdb/t1024rdb.dtb\0"
487 #else
488 #define ARCH_EXTRA_ENV_SETTINGS \
489         "bank_intlv=null\0"                     \
490         "ramdiskfile=t1023rdb/ramdisk.uboot\0"  \
491         "fdtfile=t1023rdb/t1023rdb.dtb\0"
492 #endif
493
494 #define CONFIG_EXTRA_ENV_SETTINGS                               \
495         ARCH_EXTRA_ENV_SETTINGS                                 \
496         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
497         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"  \
498         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
499         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
500         "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
501         "netdev=eth0\0"                                         \
502         "tftpflash=tftpboot $loadaddr $uboot && "               \
503         "protect off $ubootaddr +$filesize && "                 \
504         "erase $ubootaddr +$filesize && "                       \
505         "cp.b $loadaddr $ubootaddr $filesize && "               \
506         "protect on $ubootaddr +$filesize && "                  \
507         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
508         "consoledev=ttyS0\0"                                    \
509         "ramdiskaddr=2000000\0"                                 \
510         "fdtaddr=1e00000\0"                                     \
511         "bdev=sda3\0"
512
513 #include <asm/fsl_secure_boot.h>
514
515 #endif  /* __T1024RDB_H */