2 * Copyright 2014 Freescale Semiconductor, Inc.
4 * SPDX-License-Identifier: GPL-2.0+
8 * T1024/T1023 RDB board configuration file
14 /* High Level Configuration Options */
15 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
16 #define CONFIG_MP /* support multiple processors */
17 #define CONFIG_ENABLE_36BIT_PHYS
19 #ifdef CONFIG_PHYS_64BIT
20 #define CONFIG_ADDR_MAP 1
21 #define CONFIG_SYS_NUM_ADDR_MAP 64 /* number of TLB1 entries */
24 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
25 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
27 #define CONFIG_ENV_OVERWRITE
29 /* support deep sleep */
30 #ifdef CONFIG_ARCH_T1024
31 #define CONFIG_DEEP_SLEEP
34 #ifdef CONFIG_RAMBOOT_PBL
35 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
36 #define CONFIG_SPL_FLUSH_IMAGE
37 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
38 #define CONFIG_SPL_TEXT_BASE 0xFFFD8000
39 #define CONFIG_SPL_PAD_TO 0x40000
40 #define CONFIG_SPL_MAX_SIZE 0x28000
41 #define RESET_VECTOR_OFFSET 0x27FFC
42 #define BOOT_PAGE_OFFSET 0x27000
43 #ifdef CONFIG_SPL_BUILD
44 #define CONFIG_SPL_SKIP_RELOCATE
45 #define CONFIG_SPL_COMMON_INIT_DDR
46 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
50 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
51 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
52 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
53 #define CONFIG_SYS_NAND_U_BOOT_OFFS (256 << 10)
54 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
55 #if defined(CONFIG_TARGET_T1024RDB)
56 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_nand_rcw.cfg
57 #elif defined(CONFIG_TARGET_T1023RDB)
58 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_nand_rcw.cfg
60 #define CONFIG_SPL_NAND_BOOT
63 #ifdef CONFIG_SPIFLASH
64 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
65 #define CONFIG_SPL_SPI_FLASH_MINIMAL
66 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
67 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
68 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
69 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
70 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
71 #ifndef CONFIG_SPL_BUILD
72 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
74 #if defined(CONFIG_TARGET_T1024RDB)
75 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_spi_rcw.cfg
76 #elif defined(CONFIG_TARGET_T1023RDB)
77 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_spi_rcw.cfg
79 #define CONFIG_SPL_SPI_BOOT
83 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
84 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
85 #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
86 #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
87 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
88 #define CONFIG_SYS_LDSCRIPT "arch/powerpc/cpu/mpc85xx/u-boot.lds"
89 #ifndef CONFIG_SPL_BUILD
90 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
92 #if defined(CONFIG_TARGET_T1024RDB)
93 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_sd_rcw.cfg
94 #elif defined(CONFIG_TARGET_T1023RDB)
95 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_sd_rcw.cfg
97 #define CONFIG_SPL_MMC_BOOT
100 #endif /* CONFIG_RAMBOOT_PBL */
102 #ifndef CONFIG_RESET_VECTOR_ADDRESS
103 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
106 #ifdef CONFIG_MTD_NOR_FLASH
107 #define CONFIG_FLASH_CFI_DRIVER
108 #define CONFIG_SYS_FLASH_CFI
109 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
112 /* PCIe Boot - Master */
113 #define CONFIG_SRIO_PCIE_BOOT_MASTER
115 * for slave u-boot IMAGE instored in master memory space,
116 * PHYS must be aligned based on the SIZE
118 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
119 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
120 #ifdef CONFIG_PHYS_64BIT
121 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
122 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
124 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
125 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
128 * for slave UCODE and ENV instored in master memory space,
129 * PHYS must be aligned based on the SIZE
131 #ifdef CONFIG_PHYS_64BIT
132 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
133 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
135 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
136 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
138 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
139 /* slave core release by master*/
140 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
141 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
143 /* PCIe Boot - Slave */
144 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
145 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
146 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
147 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
148 /* Set 1M boot space for PCIe boot */
149 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
150 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
151 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
152 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
155 #if defined(CONFIG_SPIFLASH)
156 #define CONFIG_SYS_EXTRA_ENV_RELOC
157 #define CONFIG_ENV_SPI_BUS 0
158 #define CONFIG_ENV_SPI_CS 0
159 #define CONFIG_ENV_SPI_MAX_HZ 10000000
160 #define CONFIG_ENV_SPI_MODE 0
161 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
162 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
163 #if defined(CONFIG_TARGET_T1024RDB)
164 #define CONFIG_ENV_SECT_SIZE 0x10000
165 #elif defined(CONFIG_TARGET_T1023RDB)
166 #define CONFIG_ENV_SECT_SIZE 0x40000
168 #elif defined(CONFIG_SDCARD)
169 #define CONFIG_SYS_EXTRA_ENV_RELOC
170 #define CONFIG_SYS_MMC_ENV_DEV 0
171 #define CONFIG_ENV_SIZE 0x2000
172 #define CONFIG_ENV_OFFSET (512 * 0x800)
173 #elif defined(CONFIG_NAND)
174 #define CONFIG_SYS_EXTRA_ENV_RELOC
175 #define CONFIG_ENV_SIZE 0x2000
176 #if defined(CONFIG_TARGET_T1024RDB)
177 #define CONFIG_ENV_OFFSET (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
178 #elif defined(CONFIG_TARGET_T1023RDB)
179 #define CONFIG_ENV_OFFSET (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
181 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
182 #define CONFIG_ENV_ADDR 0xffe20000
183 #define CONFIG_ENV_SIZE 0x2000
184 #elif defined(CONFIG_ENV_IS_NOWHERE)
185 #define CONFIG_ENV_SIZE 0x2000
187 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
188 #define CONFIG_ENV_SIZE 0x2000
189 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
193 unsigned long get_board_sys_clk(void);
194 unsigned long get_board_ddr_clk(void);
197 #define CONFIG_SYS_CLK_FREQ 100000000
198 #define CONFIG_DDR_CLK_FREQ 100000000
201 * These can be toggled for performance analysis, otherwise use default.
203 #define CONFIG_SYS_CACHE_STASHING
204 #define CONFIG_BACKSIDE_L2_CACHE
205 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
206 #define CONFIG_BTB /* toggle branch predition */
207 #define CONFIG_DDR_ECC
208 #ifdef CONFIG_DDR_ECC
209 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
210 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
213 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
214 #define CONFIG_SYS_MEMTEST_END 0x00400000
217 * Config the L3 Cache as L3 SRAM
219 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
220 #define CONFIG_SYS_L3_SIZE (256 << 10)
221 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
222 #ifdef CONFIG_RAMBOOT_PBL
223 #define CONFIG_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
225 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
226 #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
227 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
228 #define CONFIG_SPL_RELOC_STACK_SIZE (22 << 10)
230 #ifdef CONFIG_PHYS_64BIT
231 #define CONFIG_SYS_DCSRBAR 0xf0000000
232 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
236 #define CONFIG_ID_EEPROM
237 #define CONFIG_SYS_I2C_EEPROM_NXID
238 #define CONFIG_SYS_EEPROM_BUS_NUM 0
239 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
240 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
241 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
242 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
247 #define CONFIG_VERY_BIG_RAM
248 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
249 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
250 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
251 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
252 #define CONFIG_FSL_DDR_INTERACTIVE
253 #if defined(CONFIG_TARGET_T1024RDB)
254 #define CONFIG_DDR_SPD
255 #define CONFIG_SYS_SPD_BUS_NUM 0
256 #define SPD_EEPROM_ADDRESS 0x51
257 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
258 #elif defined(CONFIG_TARGET_T1023RDB)
259 #define CONFIG_SYS_DDR_RAW_TIMING
260 #define CONFIG_SYS_SDRAM_SIZE 2048
266 #define CONFIG_SYS_FLASH_BASE 0xe8000000
267 #ifdef CONFIG_PHYS_64BIT
268 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
270 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
273 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
274 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
275 CSPR_PORT_SIZE_16 | \
278 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
280 /* NOR Flash Timing Params */
281 #if defined(CONFIG_TARGET_T1024RDB)
282 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
283 #elif defined(CONFIG_TARGET_T1023RDB)
284 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
285 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
287 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
288 FTIM0_NOR_TEADC(0x5) | \
289 FTIM0_NOR_TEAHC(0x5))
290 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
291 FTIM1_NOR_TRAD_NOR(0x1A) |\
292 FTIM1_NOR_TSEQRAD_NOR(0x13))
293 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
294 FTIM2_NOR_TCH(0x4) | \
295 FTIM2_NOR_TWPH(0x0E) | \
297 #define CONFIG_SYS_NOR_FTIM3 0x0
299 #define CONFIG_SYS_FLASH_QUIET_TEST
300 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
302 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
303 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
304 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
305 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
307 #define CONFIG_SYS_FLASH_EMPTY_INFO
308 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
310 #ifdef CONFIG_TARGET_T1024RDB
312 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
313 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
314 #define CONFIG_SYS_CSPR2_EXT (0xf)
315 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
319 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
320 #define CONFIG_SYS_CSOR2 0x0
322 /* CPLD Timing parameters for IFC CS2 */
323 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
324 FTIM0_GPCM_TEADC(0x0e) | \
325 FTIM0_GPCM_TEAHC(0x0e))
326 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
327 FTIM1_GPCM_TRAD(0x1f))
328 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
329 FTIM2_GPCM_TCH(0x8) | \
330 FTIM2_GPCM_TWP(0x1f))
331 #define CONFIG_SYS_CS2_FTIM3 0x0
334 /* NAND Flash on IFC */
335 #define CONFIG_NAND_FSL_IFC
336 #define CONFIG_SYS_NAND_BASE 0xff800000
337 #ifdef CONFIG_PHYS_64BIT
338 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
340 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
342 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
343 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
344 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
345 | CSPR_MSEL_NAND /* MSEL = NAND */ \
347 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
349 #if defined(CONFIG_TARGET_T1024RDB)
350 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
351 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
352 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
353 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
354 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
355 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
356 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
357 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
358 #elif defined(CONFIG_TARGET_T1023RDB)
359 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
360 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
361 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
362 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
363 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
364 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
365 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
366 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
369 #define CONFIG_SYS_NAND_ONFI_DETECTION
370 /* ONFI NAND Flash mode0 Timing Params */
371 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
372 FTIM0_NAND_TWP(0x18) | \
373 FTIM0_NAND_TWCHT(0x07) | \
374 FTIM0_NAND_TWH(0x0a))
375 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
376 FTIM1_NAND_TWBE(0x39) | \
377 FTIM1_NAND_TRR(0x0e) | \
378 FTIM1_NAND_TRP(0x18))
379 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
380 FTIM2_NAND_TREH(0x0a) | \
381 FTIM2_NAND_TWHRE(0x1e))
382 #define CONFIG_SYS_NAND_FTIM3 0x0
384 #define CONFIG_SYS_NAND_DDR_LAW 11
385 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
386 #define CONFIG_SYS_MAX_NAND_DEVICE 1
388 #if defined(CONFIG_NAND)
389 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
390 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
391 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
392 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
393 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
394 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
395 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
396 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
397 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
398 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
399 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
400 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
401 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
402 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
403 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
404 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
406 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
407 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
408 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
409 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
410 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
411 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
412 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
413 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
414 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
415 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
416 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
417 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
418 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
419 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
420 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
421 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
424 #ifdef CONFIG_SPL_BUILD
425 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
427 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
430 #if defined(CONFIG_RAMBOOT_PBL)
431 #define CONFIG_SYS_RAMBOOT
434 #define CONFIG_BOARD_EARLY_INIT_R
435 #define CONFIG_MISC_INIT_R
437 #define CONFIG_HWCONFIG
439 /* define to use L1 as initial stack */
440 #define CONFIG_L1_INIT_RAM
441 #define CONFIG_SYS_INIT_RAM_LOCK
442 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
443 #ifdef CONFIG_PHYS_64BIT
444 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
445 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
446 /* The assembler doesn't like typecast */
447 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
448 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
449 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
451 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
452 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
453 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
455 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
457 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
458 GENERATED_GBL_DATA_SIZE)
459 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
461 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
462 #define CONFIG_SYS_MALLOC_LEN (10 * 1024 * 1024)
465 #define CONFIG_SYS_NS16550_SERIAL
466 #define CONFIG_SYS_NS16550_REG_SIZE 1
467 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
469 #define CONFIG_SYS_BAUDRATE_TABLE \
470 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
472 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
473 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
474 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
475 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
478 #undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
479 #ifdef CONFIG_FSL_DIU_FB
480 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
481 #define CONFIG_VIDEO_LOGO
482 #define CONFIG_VIDEO_BMP_LOGO
483 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
485 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
486 * disable empty flash sector detection, which is I/O-intensive.
488 #undef CONFIG_SYS_FLASH_EMPTY_INFO
492 #define CONFIG_SYS_I2C
493 #define CONFIG_SYS_I2C_FSL /* Use FSL common I2C driver */
494 #define CONFIG_SYS_FSL_I2C_SPEED 50000 /* I2C speed in Hz */
495 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
496 #define CONFIG_SYS_FSL_I2C2_SPEED 50000 /* I2C speed in Hz */
497 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
498 #define CONFIG_SYS_FSL_I2C_OFFSET 0x118000
499 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x118100
501 #define I2C_PCA6408_BUS_NUM 1
502 #define I2C_PCA6408_ADDR 0x20
504 /* I2C bus multiplexer */
505 #define I2C_MUX_CH_DEFAULT 0x8
511 #define CONFIG_RTC_DS1337 1
512 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
515 * eSPI - Enhanced SPI
517 #define CONFIG_SPI_FLASH_BAR
518 #define CONFIG_SF_DEFAULT_SPEED 10000000
519 #define CONFIG_SF_DEFAULT_MODE 0
523 * Memory space is mapped 1-1, but I/O space must start from 0.
525 #define CONFIG_PCIE1 /* PCIE controller 1 */
526 #define CONFIG_PCIE2 /* PCIE controller 2 */
527 #define CONFIG_PCIE3 /* PCIE controller 3 */
528 #ifdef CONFIG_ARCH_T1040
529 #define CONFIG_PCIE4 /* PCIE controller 4 */
531 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
532 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
533 #define CONFIG_PCI_INDIRECT_BRIDGE
536 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
538 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
539 #ifdef CONFIG_PHYS_64BIT
540 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
541 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
543 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
544 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
546 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000 /* 256M */
547 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
548 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
549 #ifdef CONFIG_PHYS_64BIT
550 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
552 #define CONFIG_SYS_PCIE1_IO_PHYS 0xf8000000
554 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
557 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
559 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
560 #ifdef CONFIG_PHYS_64BIT
561 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
562 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
564 #define CONFIG_SYS_PCIE2_MEM_BUS 0x90000000
565 #define CONFIG_SYS_PCIE2_MEM_PHYS 0x90000000
567 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000 /* 256M */
568 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
569 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
570 #ifdef CONFIG_PHYS_64BIT
571 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
573 #define CONFIG_SYS_PCIE2_IO_PHYS 0xf8010000
575 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
578 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
580 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
581 #ifdef CONFIG_PHYS_64BIT
582 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
583 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
585 #define CONFIG_SYS_PCIE3_MEM_BUS 0xa0000000
586 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xa0000000
588 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x10000000 /* 256M */
589 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
590 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
591 #ifdef CONFIG_PHYS_64BIT
592 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
594 #define CONFIG_SYS_PCIE3_IO_PHYS 0xf8020000
596 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
599 /* controller 4, Base address 203000, to be removed */
601 #define CONFIG_SYS_PCIE4_MEM_VIRT 0xb0000000
602 #ifdef CONFIG_PHYS_64BIT
603 #define CONFIG_SYS_PCIE4_MEM_BUS 0xe0000000
604 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xc30000000ull
606 #define CONFIG_SYS_PCIE4_MEM_BUS 0xb0000000
607 #define CONFIG_SYS_PCIE4_MEM_PHYS 0xb0000000
609 #define CONFIG_SYS_PCIE4_MEM_SIZE 0x10000000 /* 256M */
610 #define CONFIG_SYS_PCIE4_IO_VIRT 0xf8030000
611 #define CONFIG_SYS_PCIE4_IO_BUS 0x00000000
612 #ifdef CONFIG_PHYS_64BIT
613 #define CONFIG_SYS_PCIE4_IO_PHYS 0xff8030000ull
615 #define CONFIG_SYS_PCIE4_IO_PHYS 0xf8030000
617 #define CONFIG_SYS_PCIE4_IO_SIZE 0x00010000 /* 64k */
620 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
621 #endif /* CONFIG_PCI */
626 #define CONFIG_HAS_FSL_DR_USB
628 #ifdef CONFIG_HAS_FSL_DR_USB
629 #define CONFIG_USB_EHCI_FSL
630 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
637 #define CONFIG_FSL_ESDHC
638 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
642 #ifndef CONFIG_NOBQFMAN
643 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
644 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
645 #ifdef CONFIG_PHYS_64BIT
646 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
648 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
650 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
651 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
652 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
653 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
654 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
655 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
656 CONFIG_SYS_BMAN_CENA_SIZE)
657 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
658 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
659 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
660 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
661 #ifdef CONFIG_PHYS_64BIT
662 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
664 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
666 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
667 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
668 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
669 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
670 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
671 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
672 CONFIG_SYS_QMAN_CENA_SIZE)
673 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
674 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
676 #define CONFIG_SYS_DPAA_FMAN
678 #ifdef CONFIG_TARGET_T1024RDB
682 /* Default address of microcode for the Linux FMan driver */
683 #if defined(CONFIG_SPIFLASH)
685 * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
686 * env, so we got 0x110000.
688 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
689 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
690 #define CONFIG_SYS_QE_FW_ADDR 0x130000
691 #elif defined(CONFIG_SDCARD)
693 * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
694 * about 1MB (2048 blocks), Env is stored after the image, and the env size is
695 * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
697 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
698 #define CONFIG_SYS_FMAN_FW_ADDR (512 * 0x820)
699 #define CONFIG_SYS_QE_FW_ADDR (512 * 0x920)
700 #elif defined(CONFIG_NAND)
701 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
702 #if defined(CONFIG_TARGET_T1024RDB)
703 #define CONFIG_SYS_FMAN_FW_ADDR (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
704 #define CONFIG_SYS_QE_FW_ADDR (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
705 #elif defined(CONFIG_TARGET_T1023RDB)
706 #define CONFIG_SYS_FMAN_FW_ADDR (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
707 #define CONFIG_SYS_QE_FW_ADDR (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
709 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
711 * Slave has no ucode locally, it can fetch this from remote. When implementing
712 * in two corenet boards, slave's ucode could be stored in master's memory
713 * space, the address can be mapped from slave TLB->slave LAW->
714 * slave SRIO or PCIE outbound window->master inbound window->
715 * master LAW->the ucode address in master's memory space.
717 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
718 #define CONFIG_SYS_FMAN_FW_ADDR 0xFFE00000
720 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
721 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
722 #define CONFIG_SYS_QE_FW_ADDR 0xEFE00000
724 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
725 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
726 #endif /* CONFIG_NOBQFMAN */
728 #ifdef CONFIG_SYS_DPAA_FMAN
729 #define CONFIG_FMAN_ENET
730 #define CONFIG_PHYLIB_10G
731 #define CONFIG_PHY_REALTEK
732 #define CONFIG_PHY_AQUANTIA
733 #if defined(CONFIG_TARGET_T1024RDB)
734 #define RGMII_PHY1_ADDR 0x2
735 #define RGMII_PHY2_ADDR 0x6
736 #define SGMII_AQR_PHY_ADDR 0x2
737 #define FM1_10GEC1_PHY_ADDR 0x1
738 #elif defined(CONFIG_TARGET_T1023RDB)
739 #define RGMII_PHY1_ADDR 0x1
740 #define SGMII_RTK_PHY_ADDR 0x3
741 #define SGMII_AQR_PHY_ADDR 0x2
745 #ifdef CONFIG_FMAN_ENET
746 #define CONFIG_MII /* MII PHY management */
747 #define CONFIG_ETHPRIME "FM1@DTSEC4"
751 * Dynamic MTD Partition support with mtdparts
753 #ifdef CONFIG_MTD_NOR_FLASH
754 #define CONFIG_MTD_DEVICE
755 #define CONFIG_MTD_PARTITIONS
756 #define CONFIG_FLASH_CFI_MTD
762 #define CONFIG_LOADS_ECHO /* echo on for serial download */
763 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
766 * Miscellaneous configurable options
768 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
771 * For booting Linux, the board info and command line data
772 * have to be in the first 64 MB of memory, since this is
773 * the maximum mapped by the Linux kernel during initialization.
775 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
776 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
778 #ifdef CONFIG_CMD_KGDB
779 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
783 * Environment Configuration
785 #define CONFIG_ROOTPATH "/opt/nfsroot"
786 #define CONFIG_BOOTFILE "uImage"
787 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
788 #define CONFIG_LOADADDR 1000000 /* default location for tftp, bootm */
789 #define __USB_PHY_TYPE utmi
791 #ifdef CONFIG_ARCH_T1024
792 #define CONFIG_BOARDNAME t1024rdb
793 #define BANK_INTLV cs0_cs1
795 #define CONFIG_BOARDNAME t1023rdb
796 #define BANK_INTLV null
799 #define CONFIG_EXTRA_ENV_SETTINGS \
800 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
801 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
802 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
803 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
804 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
805 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
806 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
807 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
808 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
810 "tftpflash=tftpboot $loadaddr $uboot && " \
811 "protect off $ubootaddr +$filesize && " \
812 "erase $ubootaddr +$filesize && " \
813 "cp.b $loadaddr $ubootaddr $filesize && " \
814 "protect on $ubootaddr +$filesize && " \
815 "cmp.b $loadaddr $ubootaddr $filesize\0" \
816 "consoledev=ttyS0\0" \
817 "ramdiskaddr=2000000\0" \
818 "fdtaddr=1e00000\0" \
821 #define CONFIG_LINUX \
822 "setenv bootargs root=/dev/ram rw " \
823 "console=$consoledev,$baudrate $othbootargs;" \
824 "setenv ramdiskaddr 0x02000000;" \
825 "setenv fdtaddr 0x00c00000;" \
826 "setenv loadaddr 0x1000000;" \
827 "bootm $loadaddr $ramdiskaddr $fdtaddr"
829 #define CONFIG_NFSBOOTCOMMAND \
830 "setenv bootargs root=/dev/nfs rw " \
831 "nfsroot=$serverip:$rootpath " \
832 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
833 "console=$consoledev,$baudrate $othbootargs;" \
834 "tftp $loadaddr $bootfile;" \
835 "tftp $fdtaddr $fdtfile;" \
836 "bootm $loadaddr - $fdtaddr"
838 #define CONFIG_BOOTCOMMAND CONFIG_LINUX
840 #include <asm/fsl_secure_boot.h>
842 #endif /* __T1024RDB_H */