Convert CONFIG_SPL_SPI_FLASH_SUPPORT to Kconfig
[platform/kernel/u-boot.git] / include / configs / T102xRDB.h
1 /*
2  * Copyright 2014 Freescale Semiconductor, Inc.
3  *
4  * SPDX-License-Identifier:     GPL-2.0+
5  */
6
7 /*
8  * T1024/T1023 RDB board configuration file
9  */
10
11 #ifndef __T1024RDB_H
12 #define __T1024RDB_H
13
14 /* High Level Configuration Options */
15 #define CONFIG_DISPLAY_BOARDINFO
16 #define CONFIG_BOOKE
17 #define CONFIG_E500                     /* BOOKE e500 family */
18 #define CONFIG_E500MC                   /* BOOKE e500mc family */
19 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
20 #define CONFIG_MP                       /* support multiple processors */
21 #define CONFIG_ENABLE_36BIT_PHYS
22
23 #ifdef CONFIG_PHYS_64BIT
24 #define CONFIG_ADDR_MAP         1
25 #define CONFIG_SYS_NUM_ADDR_MAP 64      /* number of TLB1 entries */
26 #endif
27
28 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
29 #define CONFIG_SYS_NUM_CPC              CONFIG_NUM_DDR_CONTROLLERS
30 #define CONFIG_FSL_IFC                  /* Enable IFC Support */
31
32 #define CONFIG_FSL_LAW                  /* Use common FSL init code */
33 #define CONFIG_ENV_OVERWRITE
34
35 #define CONFIG_FSL_CAAM                 /* Enable SEC/CAAM */
36
37 /* support deep sleep */
38 #ifdef CONFIG_PPC_T1024
39 #define CONFIG_DEEP_SLEEP
40 #endif
41 #if defined(CONFIG_DEEP_SLEEP)
42 #define CONFIG_SILENT_CONSOLE
43 #define CONFIG_BOARD_EARLY_INIT_F
44 #endif
45
46 #ifdef CONFIG_RAMBOOT_PBL
47 #define CONFIG_SYS_FSL_PBL_PBI board/freescale/t102xrdb/t1024_pbi.cfg
48 #if defined(CONFIG_T1024RDB)
49 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1024_rcw.cfg
50 #elif defined(CONFIG_T1023RDB)
51 #define CONFIG_SYS_FSL_PBL_RCW board/freescale/t102xrdb/t1023_rcw.cfg
52 #endif
53 #define CONFIG_SPL_FLUSH_IMAGE
54 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
55 #define CONFIG_FSL_LAW                  /* Use common FSL init code */
56 #define CONFIG_SYS_TEXT_BASE            0x30001000
57 #define CONFIG_SPL_TEXT_BASE            0xFFFD8000
58 #define CONFIG_SPL_PAD_TO               0x40000
59 #define CONFIG_SPL_MAX_SIZE             0x28000
60 #define RESET_VECTOR_OFFSET             0x27FFC
61 #define BOOT_PAGE_OFFSET                0x27000
62 #ifdef CONFIG_SPL_BUILD
63 #define CONFIG_SPL_SKIP_RELOCATE
64 #define CONFIG_SPL_COMMON_INIT_DDR
65 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
66 #define CONFIG_SYS_NO_FLASH
67 #endif
68
69 #ifdef CONFIG_NAND
70 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
71 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
72 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
73 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (256 << 10)
74 #define CONFIG_SYS_LDSCRIPT     "arch/powerpc/cpu/mpc85xx/u-boot-nand.lds"
75 #define CONFIG_SPL_NAND_BOOT
76 #endif
77
78 #ifdef CONFIG_SPIFLASH
79 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
80 #define CONFIG_SPL_SPI_SUPPORT
81 #define CONFIG_SPL_SPI_FLASH_MINIMAL
82 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
83 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
84 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
85 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
86 #define CONFIG_SYS_LDSCRIPT             "arch/powerpc/cpu/mpc85xx/u-boot.lds"
87 #ifndef CONFIG_SPL_BUILD
88 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
89 #endif
90 #define CONFIG_SPL_SPI_BOOT
91 #endif
92
93 #ifdef CONFIG_SDCARD
94 #define CONFIG_RESET_VECTOR_ADDRESS     0x30000FFC
95 #define CONFIG_SPL_MMC_MINIMAL
96 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
97 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
98 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
99 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
100 #define CONFIG_SYS_LDSCRIPT             "arch/powerpc/cpu/mpc85xx/u-boot.lds"
101 #ifndef CONFIG_SPL_BUILD
102 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
103 #endif
104 #define CONFIG_SPL_MMC_BOOT
105 #endif
106
107 #endif /* CONFIG_RAMBOOT_PBL */
108
109 #ifndef CONFIG_SYS_TEXT_BASE
110 #define CONFIG_SYS_TEXT_BASE    0xeff40000
111 #endif
112
113 #ifndef CONFIG_RESET_VECTOR_ADDRESS
114 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
115 #endif
116
117 #ifndef CONFIG_SYS_NO_FLASH
118 #define CONFIG_FLASH_CFI_DRIVER
119 #define CONFIG_SYS_FLASH_CFI
120 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
121 #endif
122
123 /* PCIe Boot - Master */
124 #define CONFIG_SRIO_PCIE_BOOT_MASTER
125 /*
126  * for slave u-boot IMAGE instored in master memory space,
127  * PHYS must be aligned based on the SIZE
128  */
129 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
130 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
131 #ifdef CONFIG_PHYS_64BIT
132 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
133 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
134 #else
135 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
136 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
137 #endif
138 /*
139  * for slave UCODE and ENV instored in master memory space,
140  * PHYS must be aligned based on the SIZE
141  */
142 #ifdef CONFIG_PHYS_64BIT
143 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
144 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0x3ffe00000ull
145 #else
146 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
147 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0xffe00000
148 #endif
149 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
150 /* slave core release by master*/
151 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET        0xe00e4
152 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK      0x00000001 /* release core 0 */
153
154 /* PCIe Boot - Slave */
155 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
156 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
157 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
158                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
159 /* Set 1M boot space for PCIe boot */
160 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
161 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS       \
162                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
163 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
164 #define CONFIG_SYS_NO_FLASH
165 #endif
166
167 #if defined(CONFIG_SPIFLASH)
168 #define CONFIG_SYS_EXTRA_ENV_RELOC
169 #define CONFIG_ENV_IS_IN_SPI_FLASH
170 #define CONFIG_ENV_SPI_BUS              0
171 #define CONFIG_ENV_SPI_CS               0
172 #define CONFIG_ENV_SPI_MAX_HZ           10000000
173 #define CONFIG_ENV_SPI_MODE             0
174 #define CONFIG_ENV_SIZE                 0x2000          /* 8KB */
175 #define CONFIG_ENV_OFFSET               0x100000        /* 1MB */
176 #if defined(CONFIG_T1024RDB)
177 #define CONFIG_ENV_SECT_SIZE            0x10000
178 #elif defined(CONFIG_T1023RDB)
179 #define CONFIG_ENV_SECT_SIZE            0x40000
180 #endif
181 #elif defined(CONFIG_SDCARD)
182 #define CONFIG_SYS_EXTRA_ENV_RELOC
183 #define CONFIG_ENV_IS_IN_MMC
184 #define CONFIG_SYS_MMC_ENV_DEV          0
185 #define CONFIG_ENV_SIZE                 0x2000
186 #define CONFIG_ENV_OFFSET               (512 * 0x800)
187 #elif defined(CONFIG_NAND)
188 #define CONFIG_SYS_EXTRA_ENV_RELOC
189 #define CONFIG_ENV_IS_IN_NAND
190 #define CONFIG_ENV_SIZE                 0x2000
191 #if defined(CONFIG_T1024RDB)
192 #define CONFIG_ENV_OFFSET               (2 * CONFIG_SYS_NAND_BLOCK_SIZE)
193 #elif defined(CONFIG_T1023RDB)
194 #define CONFIG_ENV_OFFSET               (10 * CONFIG_SYS_NAND_BLOCK_SIZE)
195 #endif
196 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
197 #define CONFIG_ENV_IS_IN_REMOTE
198 #define CONFIG_ENV_ADDR         0xffe20000
199 #define CONFIG_ENV_SIZE         0x2000
200 #elif defined(CONFIG_ENV_IS_NOWHERE)
201 #define CONFIG_ENV_SIZE         0x2000
202 #else
203 #define CONFIG_ENV_IS_IN_FLASH
204 #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
205 #define CONFIG_ENV_SIZE         0x2000
206 #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K (one sector) */
207 #endif
208
209 #ifndef __ASSEMBLY__
210 unsigned long get_board_sys_clk(void);
211 unsigned long get_board_ddr_clk(void);
212 #endif
213
214 #define CONFIG_SYS_CLK_FREQ     100000000
215 #define CONFIG_DDR_CLK_FREQ     100000000
216
217 /*
218  * These can be toggled for performance analysis, otherwise use default.
219  */
220 #define CONFIG_SYS_CACHE_STASHING
221 #define CONFIG_BACKSIDE_L2_CACHE
222 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
223 #define CONFIG_BTB                      /* toggle branch predition */
224 #define CONFIG_DDR_ECC
225 #ifdef CONFIG_DDR_ECC
226 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
227 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
228 #endif
229
230 #define CONFIG_SYS_MEMTEST_START        0x00200000 /* memtest works on */
231 #define CONFIG_SYS_MEMTEST_END          0x00400000
232 #define CONFIG_SYS_ALT_MEMTEST
233 #define CONFIG_PANIC_HANG       /* do not reset board on panic */
234
235 /*
236  *  Config the L3 Cache as L3 SRAM
237  */
238 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
239 #define CONFIG_SYS_L3_SIZE              (256 << 10)
240 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
241 #ifdef CONFIG_RAMBOOT_PBL
242 #define CONFIG_ENV_ADDR                 (CONFIG_SPL_GD_ADDR + 4 * 1024)
243 #endif
244 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SPL_GD_ADDR + 12 * 1024)
245 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (30 << 10)
246 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SPL_GD_ADDR + 64 * 1024)
247 #define CONFIG_SPL_RELOC_STACK_SIZE     (22 << 10)
248
249 #ifdef CONFIG_PHYS_64BIT
250 #define CONFIG_SYS_DCSRBAR              0xf0000000
251 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
252 #endif
253
254 /* EEPROM */
255 #define CONFIG_ID_EEPROM
256 #define CONFIG_SYS_I2C_EEPROM_NXID
257 #define CONFIG_SYS_EEPROM_BUS_NUM       0
258 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x50
259 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  2
260 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
261 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
262
263 /*
264  * DDR Setup
265  */
266 #define CONFIG_VERY_BIG_RAM
267 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
268 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
269 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
270 #define CONFIG_CHIP_SELECTS_PER_CTRL    (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
271 #define CONFIG_FSL_DDR_INTERACTIVE
272 #if defined(CONFIG_T1024RDB)
273 #define CONFIG_DDR_SPD
274 #define CONFIG_SYS_FSL_DDR3
275 #define CONFIG_SYS_SPD_BUS_NUM  0
276 #define SPD_EEPROM_ADDRESS      0x51
277 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
278 #elif defined(CONFIG_T1023RDB)
279 #define CONFIG_SYS_FSL_DDR4
280 #define CONFIG_SYS_DDR_RAW_TIMING
281 #define CONFIG_SYS_SDRAM_SIZE   2048
282 #endif
283
284 /*
285  * IFC Definitions
286  */
287 #define CONFIG_SYS_FLASH_BASE   0xe8000000
288 #ifdef CONFIG_PHYS_64BIT
289 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
290 #else
291 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
292 #endif
293
294 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
295 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
296                                 CSPR_PORT_SIZE_16 | \
297                                 CSPR_MSEL_NOR | \
298                                 CSPR_V)
299 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
300
301 /* NOR Flash Timing Params */
302 #if defined(CONFIG_T1024RDB)
303 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
304 #elif defined(CONFIG_T1023RDB)
305 #define CONFIG_SYS_NOR_CSOR    (CSOR_NOR_ADM_SHIFT(0) | \
306                                 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
307 #endif
308 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
309                                 FTIM0_NOR_TEADC(0x5) | \
310                                 FTIM0_NOR_TEAHC(0x5))
311 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
312                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
313                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
314 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
315                                 FTIM2_NOR_TCH(0x4) | \
316                                 FTIM2_NOR_TWPH(0x0E) | \
317                                 FTIM2_NOR_TWP(0x1c))
318 #define CONFIG_SYS_NOR_FTIM3    0x0
319
320 #define CONFIG_SYS_FLASH_QUIET_TEST
321 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
322
323 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
324 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
325 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
326 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
327
328 #define CONFIG_SYS_FLASH_EMPTY_INFO
329 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
330
331 #ifdef CONFIG_T1024RDB
332 /* CPLD on IFC */
333 #define CONFIG_SYS_CPLD_BASE            0xffdf0000
334 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
335 #define CONFIG_SYS_CSPR2_EXT            (0xf)
336 #define CONFIG_SYS_CSPR2                (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
337                                                 | CSPR_PORT_SIZE_8 \
338                                                 | CSPR_MSEL_GPCM \
339                                                 | CSPR_V)
340 #define CONFIG_SYS_AMASK2               IFC_AMASK(64*1024)
341 #define CONFIG_SYS_CSOR2                0x0
342
343 /* CPLD Timing parameters for IFC CS2 */
344 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
345                                                 FTIM0_GPCM_TEADC(0x0e) | \
346                                                 FTIM0_GPCM_TEAHC(0x0e))
347 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
348                                                 FTIM1_GPCM_TRAD(0x1f))
349 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
350                                                 FTIM2_GPCM_TCH(0x8) | \
351                                                 FTIM2_GPCM_TWP(0x1f))
352 #define CONFIG_SYS_CS2_FTIM3            0x0
353 #endif
354
355 /* NAND Flash on IFC */
356 #define CONFIG_NAND_FSL_IFC
357 #define CONFIG_SYS_NAND_BASE            0xff800000
358 #ifdef CONFIG_PHYS_64BIT
359 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
360 #else
361 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
362 #endif
363 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
364 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
365                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
366                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
367                                 | CSPR_V)
368 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
369
370 #if defined(CONFIG_T1024RDB)
371 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
372                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
373                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
374                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
375                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
376                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
377                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
378 #define CONFIG_SYS_NAND_BLOCK_SIZE      (512 * 1024)
379 #elif defined(CONFIG_T1023RDB)
380 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
381                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
382                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
383                                 | CSOR_NAND_RAL_3       /* RAL 3Bytes */ \
384                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
385                                 | CSOR_NAND_SPRZ_128    /* Spare size = 128 */ \
386                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
387 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
388 #endif
389
390 #define CONFIG_SYS_NAND_ONFI_DETECTION
391 /* ONFI NAND Flash mode0 Timing Params */
392 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
393                                         FTIM0_NAND_TWP(0x18)   | \
394                                         FTIM0_NAND_TWCHT(0x07) | \
395                                         FTIM0_NAND_TWH(0x0a))
396 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
397                                         FTIM1_NAND_TWBE(0x39)  | \
398                                         FTIM1_NAND_TRR(0x0e)   | \
399                                         FTIM1_NAND_TRP(0x18))
400 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
401                                         FTIM2_NAND_TREH(0x0a) | \
402                                         FTIM2_NAND_TWHRE(0x1e))
403 #define CONFIG_SYS_NAND_FTIM3           0x0
404
405 #define CONFIG_SYS_NAND_DDR_LAW         11
406 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
407 #define CONFIG_SYS_MAX_NAND_DEVICE      1
408 #define CONFIG_CMD_NAND
409
410 #if defined(CONFIG_NAND)
411 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
412 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
413 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
414 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
415 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
416 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
417 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
418 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
419 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
420 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
421 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
422 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
423 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
424 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
425 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
426 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
427 #else
428 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
429 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
430 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
431 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
432 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
433 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
434 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
435 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
436 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
437 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
438 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
439 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
440 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
441 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
442 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
443 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
444 #endif
445
446 #ifdef CONFIG_SPL_BUILD
447 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SPL_TEXT_BASE
448 #else
449 #define CONFIG_SYS_MONITOR_BASE         CONFIG_SYS_TEXT_BASE
450 #endif
451
452 #if defined(CONFIG_RAMBOOT_PBL)
453 #define CONFIG_SYS_RAMBOOT
454 #endif
455
456 #define CONFIG_BOARD_EARLY_INIT_R
457 #define CONFIG_MISC_INIT_R
458
459 #define CONFIG_HWCONFIG
460
461 /* define to use L1 as initial stack */
462 #define CONFIG_L1_INIT_RAM
463 #define CONFIG_SYS_INIT_RAM_LOCK
464 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
465 #ifdef CONFIG_PHYS_64BIT
466 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
467 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
468 /* The assembler doesn't like typecast */
469 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
470         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
471           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
472 #else
473 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   0xfe03c000 /* Initial L1 address */
474 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
475 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
476 #endif
477 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
478
479 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
480                                         GENERATED_GBL_DATA_SIZE)
481 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
482
483 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
484 #define CONFIG_SYS_MALLOC_LEN           (10 * 1024 * 1024)
485
486 /* Serial Port */
487 #define CONFIG_CONS_INDEX       1
488 #define CONFIG_SYS_NS16550_SERIAL
489 #define CONFIG_SYS_NS16550_REG_SIZE     1
490 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
491
492 #define CONFIG_SYS_BAUDRATE_TABLE       \
493         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
494
495 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
496 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
497 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
498 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
499 #define CONFIG_SYS_CONSOLE_IS_IN_ENV    /* determine from environment */
500
501 /* Video */
502 #undef CONFIG_FSL_DIU_FB        /* RDB doesn't support DIU */
503 #ifdef CONFIG_FSL_DIU_FB
504 #define CONFIG_SYS_DIU_ADDR     (CONFIG_SYS_CCSRBAR + 0x180000)
505 #define CONFIG_VIDEO
506 #define CONFIG_CMD_BMP
507 #define CONFIG_CFB_CONSOLE
508 #define CONFIG_VIDEO_SW_CURSOR
509 #define CONFIG_VGA_AS_SINGLE_DEVICE
510 #define CONFIG_VIDEO_LOGO
511 #define CONFIG_VIDEO_BMP_LOGO
512 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
513 /*
514  * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
515  * disable empty flash sector detection, which is I/O-intensive.
516  */
517 #undef CONFIG_SYS_FLASH_EMPTY_INFO
518 #endif
519
520 /* I2C */
521 #define CONFIG_SYS_I2C
522 #define CONFIG_SYS_I2C_FSL              /* Use FSL common I2C driver */
523 #define CONFIG_SYS_FSL_I2C_SPEED        50000   /* I2C speed in Hz */
524 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
525 #define CONFIG_SYS_FSL_I2C2_SPEED       50000   /* I2C speed in Hz */
526 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
527 #define CONFIG_SYS_FSL_I2C_OFFSET       0x118000
528 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x118100
529
530 #define I2C_PCA6408_BUS_NUM             1
531 #define I2C_PCA6408_ADDR                0x20
532
533 /* I2C bus multiplexer */
534 #define I2C_MUX_CH_DEFAULT      0x8
535
536 /*
537  * RTC configuration
538  */
539 #define RTC
540 #define CONFIG_RTC_DS1337       1
541 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
542
543 /*
544  * eSPI - Enhanced SPI
545  */
546 #define CONFIG_SPI_FLASH_BAR
547 #define CONFIG_SF_DEFAULT_SPEED 10000000
548 #define CONFIG_SF_DEFAULT_MODE  0
549
550 /*
551  * General PCIe
552  * Memory space is mapped 1-1, but I/O space must start from 0.
553  */
554 #define CONFIG_PCI              /* Enable PCI/PCIE */
555 #define CONFIG_PCIE1            /* PCIE controller 1 */
556 #define CONFIG_PCIE2            /* PCIE controller 2 */
557 #define CONFIG_PCIE3            /* PCIE controller 3 */
558 #ifdef CONFIG_PPC_T1040
559 #define CONFIG_PCIE4            /* PCIE controller 4 */
560 #endif
561 #define CONFIG_FSL_PCI_INIT     /* Use common FSL init code */
562 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
563 #define CONFIG_PCI_INDIRECT_BRIDGE
564
565 #ifdef CONFIG_PCI
566 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
567 #ifdef CONFIG_PCIE1
568 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
569 #ifdef CONFIG_PHYS_64BIT
570 #define CONFIG_SYS_PCIE1_MEM_BUS        0xe0000000
571 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
572 #else
573 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
574 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
575 #endif
576 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000      /* 256M */
577 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
578 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
579 #ifdef CONFIG_PHYS_64BIT
580 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
581 #else
582 #define CONFIG_SYS_PCIE1_IO_PHYS        0xf8000000
583 #endif
584 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
585 #endif
586
587 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
588 #ifdef CONFIG_PCIE2
589 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
590 #ifdef CONFIG_PHYS_64BIT
591 #define CONFIG_SYS_PCIE2_MEM_BUS        0xe0000000
592 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
593 #else
594 #define CONFIG_SYS_PCIE2_MEM_BUS        0x90000000
595 #define CONFIG_SYS_PCIE2_MEM_PHYS       0x90000000
596 #endif
597 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x10000000      /* 256M */
598 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
599 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
600 #ifdef CONFIG_PHYS_64BIT
601 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
602 #else
603 #define CONFIG_SYS_PCIE2_IO_PHYS        0xf8010000
604 #endif
605 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
606 #endif
607
608 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
609 #ifdef CONFIG_PCIE3
610 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
611 #ifdef CONFIG_PHYS_64BIT
612 #define CONFIG_SYS_PCIE3_MEM_BUS        0xe0000000
613 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
614 #else
615 #define CONFIG_SYS_PCIE3_MEM_BUS        0xa0000000
616 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xa0000000
617 #endif
618 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x10000000      /* 256M */
619 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
620 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
621 #ifdef CONFIG_PHYS_64BIT
622 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
623 #else
624 #define CONFIG_SYS_PCIE3_IO_PHYS        0xf8020000
625 #endif
626 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
627 #endif
628
629 /* controller 4, Base address 203000, to be removed */
630 #ifdef CONFIG_PCIE4
631 #define CONFIG_SYS_PCIE4_MEM_VIRT       0xb0000000
632 #ifdef CONFIG_PHYS_64BIT
633 #define CONFIG_SYS_PCIE4_MEM_BUS        0xe0000000
634 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xc30000000ull
635 #else
636 #define CONFIG_SYS_PCIE4_MEM_BUS        0xb0000000
637 #define CONFIG_SYS_PCIE4_MEM_PHYS       0xb0000000
638 #endif
639 #define CONFIG_SYS_PCIE4_MEM_SIZE       0x10000000      /* 256M */
640 #define CONFIG_SYS_PCIE4_IO_VIRT        0xf8030000
641 #define CONFIG_SYS_PCIE4_IO_BUS         0x00000000
642 #ifdef CONFIG_PHYS_64BIT
643 #define CONFIG_SYS_PCIE4_IO_PHYS        0xff8030000ull
644 #else
645 #define CONFIG_SYS_PCIE4_IO_PHYS        0xf8030000
646 #endif
647 #define CONFIG_SYS_PCIE4_IO_SIZE        0x00010000      /* 64k */
648 #endif
649
650 #define CONFIG_PCI_PNP                  /* do pci plug-and-play */
651 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
652 #define CONFIG_DOS_PARTITION
653 #endif  /* CONFIG_PCI */
654
655 /*
656  * USB
657  */
658 #define CONFIG_HAS_FSL_DR_USB
659
660 #ifdef CONFIG_HAS_FSL_DR_USB
661 #define CONFIG_USB_EHCI
662 #define CONFIG_USB_EHCI_FSL
663 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
664 #endif
665
666 /*
667  * SDHC
668  */
669 #define CONFIG_MMC
670 #ifdef CONFIG_MMC
671 #define CONFIG_FSL_ESDHC
672 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
673 #define CONFIG_GENERIC_MMC
674 #define CONFIG_DOS_PARTITION
675 #endif
676
677 /* Qman/Bman */
678 #ifndef CONFIG_NOBQFMAN
679 #define CONFIG_SYS_DPAA_QBMAN           /* Support Q/Bman */
680 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
681 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
682 #ifdef CONFIG_PHYS_64BIT
683 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
684 #else
685 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
686 #endif
687 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
688 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
689 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
690 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
691 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
692 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
693                                         CONFIG_SYS_BMAN_CENA_SIZE)
694 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
695 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
696 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
697 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
698 #ifdef CONFIG_PHYS_64BIT
699 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
700 #else
701 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
702 #endif
703 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
704 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
705 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
706 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
707 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
708 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
709                                         CONFIG_SYS_QMAN_CENA_SIZE)
710 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
711 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
712
713 #define CONFIG_SYS_DPAA_FMAN
714
715 #ifdef CONFIG_T1024RDB
716 #define CONFIG_QE
717 #define CONFIG_U_QE
718 #endif
719 /* Default address of microcode for the Linux FMan driver */
720 #if defined(CONFIG_SPIFLASH)
721 /*
722  * env is stored at 0x100000, sector size is 0x10000, ucode is stored after
723  * env, so we got 0x110000.
724  */
725 #define CONFIG_SYS_QE_FW_IN_SPIFLASH
726 #define CONFIG_SYS_FMAN_FW_ADDR 0x110000
727 #define CONFIG_SYS_QE_FW_ADDR   0x130000
728 #elif defined(CONFIG_SDCARD)
729 /*
730  * PBL SD boot image should stored at 0x1000(8 blocks), the size of the image is
731  * about 1MB (2048 blocks), Env is stored after the image, and the env size is
732  * 0x2000 (16 blocks), 8 + 2048 + 16 = 2072, enlarge it to 2080(0x820).
733  */
734 #define CONFIG_SYS_QE_FMAN_FW_IN_MMC
735 #define CONFIG_SYS_FMAN_FW_ADDR         (512 * 0x820)
736 #define CONFIG_SYS_QE_FW_ADDR           (512 * 0x920)
737 #elif defined(CONFIG_NAND)
738 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
739 #if defined(CONFIG_T1024RDB)
740 #define CONFIG_SYS_FMAN_FW_ADDR         (3 * CONFIG_SYS_NAND_BLOCK_SIZE)
741 #define CONFIG_SYS_QE_FW_ADDR           (4 * CONFIG_SYS_NAND_BLOCK_SIZE)
742 #elif defined(CONFIG_T1023RDB)
743 #define CONFIG_SYS_FMAN_FW_ADDR         (11 * CONFIG_SYS_NAND_BLOCK_SIZE)
744 #define CONFIG_SYS_QE_FW_ADDR           (12 * CONFIG_SYS_NAND_BLOCK_SIZE)
745 #endif
746 #elif defined(CONFIG_SRIO_PCIE_BOOT_SLAVE)
747 /*
748  * Slave has no ucode locally, it can fetch this from remote. When implementing
749  * in two corenet boards, slave's ucode could be stored in master's memory
750  * space, the address can be mapped from slave TLB->slave LAW->
751  * slave SRIO or PCIE outbound window->master inbound window->
752  * master LAW->the ucode address in master's memory space.
753  */
754 #define CONFIG_SYS_QE_FMAN_FW_IN_REMOTE
755 #define CONFIG_SYS_FMAN_FW_ADDR         0xFFE00000
756 #else
757 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
758 #define CONFIG_SYS_FMAN_FW_ADDR         0xEFF00000
759 #define CONFIG_SYS_QE_FW_ADDR           0xEFE00000
760 #endif
761 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
762 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
763 #endif /* CONFIG_NOBQFMAN */
764
765 #ifdef CONFIG_SYS_DPAA_FMAN
766 #define CONFIG_FMAN_ENET
767 #define CONFIG_PHYLIB_10G
768 #define CONFIG_PHY_REALTEK
769 #define CONFIG_PHY_AQUANTIA
770 #if defined(CONFIG_T1024RDB)
771 #define RGMII_PHY1_ADDR         0x2
772 #define RGMII_PHY2_ADDR         0x6
773 #define SGMII_AQR_PHY_ADDR      0x2
774 #define FM1_10GEC1_PHY_ADDR     0x1
775 #elif defined(CONFIG_T1023RDB)
776 #define RGMII_PHY1_ADDR         0x1
777 #define SGMII_RTK_PHY_ADDR      0x3
778 #define SGMII_AQR_PHY_ADDR      0x2
779 #endif
780 #endif
781
782 #ifdef CONFIG_FMAN_ENET
783 #define CONFIG_MII              /* MII PHY management */
784 #define CONFIG_ETHPRIME         "FM1@DTSEC4"
785 #define CONFIG_PHY_GIGE         /* Include GbE speed/duplex detection */
786 #endif
787
788 /*
789  * Dynamic MTD Partition support with mtdparts
790  */
791 #ifndef CONFIG_SYS_NO_FLASH
792 #define CONFIG_MTD_DEVICE
793 #define CONFIG_MTD_PARTITIONS
794 #define CONFIG_CMD_MTDPARTS
795 #define CONFIG_FLASH_CFI_MTD
796 #define MTDIDS_DEFAULT "nor0=fe8000000.nor,nand0=fff800000.flash," \
797                         "spi0=spife110000.1"
798 #define MTDPARTS_DEFAULT "mtdparts=fe8000000.nor:1m(uboot),5m(kernel)," \
799                         "128k(dtb),96m(fs),-(user);fff800000.flash:1m(uboot)," \
800                         "5m(kernel),128k(dtb),96m(fs),-(user);spife110000.0:" \
801                         "1m(uboot),5m(kernel),128k(dtb),-(user)"
802 #endif
803
804 /*
805  * Environment
806  */
807 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
808 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
809
810 /*
811  * Command line configuration.
812  */
813 #define CONFIG_CMD_DATE
814 #define CONFIG_CMD_EEPROM
815 #define CONFIG_CMD_ERRATA
816 #define CONFIG_CMD_IRQ
817 #define CONFIG_CMD_REGINFO
818
819 #ifdef CONFIG_PCI
820 #define CONFIG_CMD_PCI
821 #endif
822
823 /*
824  * Miscellaneous configurable options
825  */
826 #define CONFIG_SYS_LONGHELP                     /* undef to save memory */
827 #define CONFIG_CMDLINE_EDITING                  /* Command-line editing */
828 #define CONFIG_AUTO_COMPLETE                    /* add autocompletion support */
829 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
830 #ifdef CONFIG_CMD_KGDB
831 #define CONFIG_SYS_CBSIZE       1024            /* Console I/O Buffer Size */
832 #else
833 #define CONFIG_SYS_CBSIZE       256             /* Console I/O Buffer Size */
834 #endif
835 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
836 #define CONFIG_SYS_MAXARGS      16              /* max number of command args */
837 #define CONFIG_SYS_BARGSIZE  CONFIG_SYS_CBSIZE  /* Boot Argument Buffer Size */
838
839 /*
840  * For booting Linux, the board info and command line data
841  * have to be in the first 64 MB of memory, since this is
842  * the maximum mapped by the Linux kernel during initialization.
843  */
844 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
845 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
846
847 #ifdef CONFIG_CMD_KGDB
848 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
849 #endif
850
851 /*
852  * Environment Configuration
853  */
854 #define CONFIG_ROOTPATH         "/opt/nfsroot"
855 #define CONFIG_BOOTFILE         "uImage"
856 #define CONFIG_UBOOTPATH        u-boot.bin /* U-Boot image on TFTP server */
857 #define CONFIG_LOADADDR         1000000 /* default location for tftp, bootm */
858 #define CONFIG_BAUDRATE         115200
859 #define __USB_PHY_TYPE          utmi
860
861 #ifdef CONFIG_PPC_T1024
862 #define CONFIG_BOARDNAME t1024rdb
863 #define BANK_INTLV cs0_cs1
864 #else
865 #define CONFIG_BOARDNAME t1023rdb
866 #define BANK_INTLV  null
867 #endif
868
869 #define CONFIG_EXTRA_ENV_SETTINGS                               \
870         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
871         "bank_intlv=" __stringify(BANK_INTLV) "\0"              \
872         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"  \
873         "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
874         "fdtfile=" __stringify(CONFIG_BOARDNAME) "/"            \
875         __stringify(CONFIG_BOARDNAME) ".dtb\0"                  \
876         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
877         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
878         "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
879         "netdev=eth0\0"                                         \
880         "tftpflash=tftpboot $loadaddr $uboot && "               \
881         "protect off $ubootaddr +$filesize && "                 \
882         "erase $ubootaddr +$filesize && "                       \
883         "cp.b $loadaddr $ubootaddr $filesize && "               \
884         "protect on $ubootaddr +$filesize && "                  \
885         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
886         "consoledev=ttyS0\0"                                    \
887         "ramdiskaddr=2000000\0"                                 \
888         "fdtaddr=1e00000\0"                                     \
889         "bdev=sda3\0"
890
891 #define CONFIG_LINUX                                    \
892         "setenv bootargs root=/dev/ram rw "             \
893         "console=$consoledev,$baudrate $othbootargs;"   \
894         "setenv ramdiskaddr 0x02000000;"                \
895         "setenv fdtaddr 0x00c00000;"                    \
896         "setenv loadaddr 0x1000000;"                    \
897         "bootm $loadaddr $ramdiskaddr $fdtaddr"
898
899 #define CONFIG_NFSBOOTCOMMAND                   \
900         "setenv bootargs root=/dev/nfs rw "     \
901         "nfsroot=$serverip:$rootpath "          \
902         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
903         "console=$consoledev,$baudrate $othbootargs;"   \
904         "tftp $loadaddr $bootfile;"             \
905         "tftp $fdtaddr $fdtfile;"               \
906         "bootm $loadaddr - $fdtaddr"
907
908 #define CONFIG_BOOTCOMMAND      CONFIG_LINUX
909
910 /* Hash command with SHA acceleration supported in hardware */
911 #ifdef CONFIG_FSL_CAAM
912 #define CONFIG_CMD_HASH
913 #define CONFIG_SHA_HW_ACCEL
914 #endif
915
916 #include <asm/fsl_secure_boot.h>
917
918 #endif  /* __T1024RDB_H */