test: rng: Add a UT testcase for the rng command
[platform/kernel/u-boot.git] / include / configs / T102xRDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2014 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * T1024/T1023 RDB board configuration file
9  */
10
11 #ifndef __T1024RDB_H
12 #define __T1024RDB_H
13
14 #include <linux/stringify.h>
15
16 /* High Level Configuration Options */
17
18 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
19
20 #ifdef CONFIG_RAMBOOT_PBL
21 #define RESET_VECTOR_OFFSET             0x27FFC
22 #define BOOT_PAGE_OFFSET                0x27000
23
24 #ifdef CONFIG_MTD_RAW_NAND
25 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (768 << 10)
26 #define CONFIG_SYS_NAND_U_BOOT_DST      0x30000000
27 #define CONFIG_SYS_NAND_U_BOOT_START    0x30000000
28 #endif
29
30 #ifdef CONFIG_SPIFLASH
31 #define CONFIG_RESET_VECTOR_ADDRESS             0x30000FFC
32 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (768 << 10)
33 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x30000000)
34 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x30000000)
35 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (256 << 10)
36 #endif
37
38 #ifdef CONFIG_SDCARD
39 #define CONFIG_RESET_VECTOR_ADDRESS     0x30000FFC
40 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (768 << 10)
41 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x30000000)
42 #define CONFIG_SYS_MMC_U_BOOT_START     (0x30000000)
43 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (260 << 10)
44 #endif
45
46 #endif /* CONFIG_RAMBOOT_PBL */
47
48 #ifndef CONFIG_RESET_VECTOR_ADDRESS
49 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
50 #endif
51
52 /* PCIe Boot - Master */
53 #define CONFIG_SRIO_PCIE_BOOT_MASTER
54 /*
55  * for slave u-boot IMAGE instored in master memory space,
56  * PHYS must be aligned based on the SIZE
57  */
58 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
59 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE     0x100000 /* 1M */
60 #ifdef CONFIG_PHYS_64BIT
61 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
62 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
63 #else
64 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
65 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
66 #endif
67 /*
68  * for slave UCODE and ENV instored in master memory space,
69  * PHYS must be aligned based on the SIZE
70  */
71 #ifdef CONFIG_PHYS_64BIT
72 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
73 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0x3ffe00000ull
74 #else
75 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
76 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS  0xffe00000
77 #endif
78 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE    0x40000 /* 256K */
79 /* slave core release by master*/
80 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET        0xe00e4
81 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK      0x00000001 /* release core 0 */
82
83 /* PCIe Boot - Slave */
84 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
85 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
86 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
87                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
88 /* Set 1M boot space for PCIe boot */
89 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
90 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS       \
91                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
92 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
93 #endif
94
95 /*
96  * These can be toggled for performance analysis, otherwise use default.
97  */
98 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
99 #ifdef CONFIG_DDR_ECC
100 #define CONFIG_MEM_INIT_VALUE           0xdeadbeef
101 #endif
102
103 /*
104  *  Config the L3 Cache as L3 SRAM
105  */
106 #define CONFIG_SYS_INIT_L3_ADDR         0xFFFC0000
107 #define CONFIG_SYS_L3_SIZE              (256 << 10)
108 #define SPL_ENV_ADDR                    (CONFIG_SPL_GD_ADDR + 4 * 1024)
109
110 #ifdef CONFIG_PHYS_64BIT
111 #define CONFIG_SYS_DCSRBAR              0xf0000000
112 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
113 #endif
114
115 /* EEPROM */
116 #define CONFIG_SYS_I2C_EEPROM_NXID
117 #define CONFIG_SYS_EEPROM_BUS_NUM       0
118
119 /*
120  * DDR Setup
121  */
122 #define CONFIG_VERY_BIG_RAM
123 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
124 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
125 #if defined(CONFIG_TARGET_T1024RDB)
126 #define SPD_EEPROM_ADDRESS      0x51
127 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
128 #elif defined(CONFIG_TARGET_T1023RDB)
129 #define CONFIG_SYS_SDRAM_SIZE   2048
130 #endif
131
132 /*
133  * IFC Definitions
134  */
135 #define CONFIG_SYS_FLASH_BASE   0xe8000000
136 #ifdef CONFIG_PHYS_64BIT
137 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
138 #else
139 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
140 #endif
141
142 #define CONFIG_SYS_NOR0_CSPR_EXT        (0xf)
143 #define CONFIG_SYS_NOR0_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
144                                 CSPR_PORT_SIZE_16 | \
145                                 CSPR_MSEL_NOR | \
146                                 CSPR_V)
147 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(128*1024*1024)
148
149 /* NOR Flash Timing Params */
150 #if defined(CONFIG_TARGET_T1024RDB)
151 #define CONFIG_SYS_NOR_CSOR     CSOR_NAND_TRHZ_80
152 #elif defined(CONFIG_TARGET_T1023RDB)
153 #define CONFIG_SYS_NOR_CSOR    (CSOR_NOR_ADM_SHIFT(0) | \
154                                 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
155 #endif
156 #define CONFIG_SYS_NOR_FTIM0    (FTIM0_NOR_TACSE(0x4) | \
157                                 FTIM0_NOR_TEADC(0x5) | \
158                                 FTIM0_NOR_TEAHC(0x5))
159 #define CONFIG_SYS_NOR_FTIM1    (FTIM1_NOR_TACO(0x35) | \
160                                 FTIM1_NOR_TRAD_NOR(0x1A) |\
161                                 FTIM1_NOR_TSEQRAD_NOR(0x13))
162 #define CONFIG_SYS_NOR_FTIM2    (FTIM2_NOR_TCS(0x4) | \
163                                 FTIM2_NOR_TCH(0x4) | \
164                                 FTIM2_NOR_TWPH(0x0E) | \
165                                 FTIM2_NOR_TWP(0x1c))
166 #define CONFIG_SYS_NOR_FTIM3    0x0
167
168 #define CONFIG_SYS_FLASH_QUIET_TEST
169 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
170
171 #define CONFIG_SYS_MAX_FLASH_SECT       1024    /* sectors per device */
172 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
173 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
174
175 #define CONFIG_SYS_FLASH_EMPTY_INFO
176 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
177
178 #ifdef CONFIG_TARGET_T1024RDB
179 /* CPLD on IFC */
180 #define CONFIG_SYS_CPLD_BASE            0xffdf0000
181 #define CONFIG_SYS_CPLD_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
182 #define CONFIG_SYS_CSPR2_EXT            (0xf)
183 #define CONFIG_SYS_CSPR2                (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
184                                                 | CSPR_PORT_SIZE_8 \
185                                                 | CSPR_MSEL_GPCM \
186                                                 | CSPR_V)
187 #define CONFIG_SYS_AMASK2               IFC_AMASK(64*1024)
188 #define CONFIG_SYS_CSOR2                0x0
189
190 /* CPLD Timing parameters for IFC CS2 */
191 #define CONFIG_SYS_CS2_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
192                                                 FTIM0_GPCM_TEADC(0x0e) | \
193                                                 FTIM0_GPCM_TEAHC(0x0e))
194 #define CONFIG_SYS_CS2_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
195                                                 FTIM1_GPCM_TRAD(0x1f))
196 #define CONFIG_SYS_CS2_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
197                                                 FTIM2_GPCM_TCH(0x8) | \
198                                                 FTIM2_GPCM_TWP(0x1f))
199 #define CONFIG_SYS_CS2_FTIM3            0x0
200 #endif
201
202 /* NAND Flash on IFC */
203 #define CONFIG_SYS_NAND_BASE            0xff800000
204 #ifdef CONFIG_PHYS_64BIT
205 #define CONFIG_SYS_NAND_BASE_PHYS       (0xf00000000ull | CONFIG_SYS_NAND_BASE)
206 #else
207 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
208 #endif
209 #define CONFIG_SYS_NAND_CSPR_EXT        (0xf)
210 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
211                                 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
212                                 | CSPR_MSEL_NAND        /* MSEL = NAND */ \
213                                 | CSPR_V)
214 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
215
216 #if defined(CONFIG_TARGET_T1024RDB)
217 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
218                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
219                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
220                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
221                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
222                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
223                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
224 #elif defined(CONFIG_TARGET_T1023RDB)
225 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
226                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
227                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
228                                 | CSOR_NAND_RAL_3       /* RAL 3Bytes */ \
229                                 | CSOR_NAND_PGS_2K      /* Page Size = 2K */ \
230                                 | CSOR_NAND_SPRZ_128    /* Spare size = 128 */ \
231                                 | CSOR_NAND_PB(64))     /*Pages Per Block = 64*/
232 #endif
233
234 /* ONFI NAND Flash mode0 Timing Params */
235 #define CONFIG_SYS_NAND_FTIM0           (FTIM0_NAND_TCCST(0x07) | \
236                                         FTIM0_NAND_TWP(0x18)   | \
237                                         FTIM0_NAND_TWCHT(0x07) | \
238                                         FTIM0_NAND_TWH(0x0a))
239 #define CONFIG_SYS_NAND_FTIM1           (FTIM1_NAND_TADLE(0x32) | \
240                                         FTIM1_NAND_TWBE(0x39)  | \
241                                         FTIM1_NAND_TRR(0x0e)   | \
242                                         FTIM1_NAND_TRP(0x18))
243 #define CONFIG_SYS_NAND_FTIM2           (FTIM2_NAND_TRAD(0x0f) | \
244                                         FTIM2_NAND_TREH(0x0a) | \
245                                         FTIM2_NAND_TWHRE(0x1e))
246 #define CONFIG_SYS_NAND_FTIM3           0x0
247
248 #define CONFIG_SYS_NAND_DDR_LAW         11
249 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
250 #define CONFIG_SYS_MAX_NAND_DEVICE      1
251
252 #if defined(CONFIG_MTD_RAW_NAND)
253 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NAND_CSPR_EXT
254 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
255 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
256 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
257 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
258 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
259 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
260 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
261 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NOR0_CSPR_EXT
262 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR0_CSPR
263 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
264 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
265 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
266 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
267 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
268 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
269 #else
270 #define CONFIG_SYS_CSPR0_EXT            CONFIG_SYS_NOR0_CSPR_EXT
271 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR0_CSPR
272 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
273 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
274 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
275 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
276 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
277 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
278 #define CONFIG_SYS_CSPR1_EXT            CONFIG_SYS_NAND_CSPR_EXT
279 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
280 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
281 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
282 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
283 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
284 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
285 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
286 #endif
287
288 #define CONFIG_HWCONFIG
289
290 /* define to use L1 as initial stack */
291 #define CONFIG_L1_INIT_RAM
292 #define CONFIG_SYS_INIT_RAM_LOCK
293 #define CONFIG_SYS_INIT_RAM_ADDR        0xfdd00000      /* Initial L1 address */
294 #ifdef CONFIG_PHYS_64BIT
295 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH      0xf
296 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW       0xfe03c000
297 /* The assembler doesn't like typecast */
298 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
299         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
300           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
301 #else
302 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   0xfe03c000 /* Initial L1 address */
303 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
304 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
305 #endif
306 #define CONFIG_SYS_INIT_RAM_SIZE                0x00004000
307
308 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
309
310 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
311
312 /* Serial Port */
313 #define CONFIG_SYS_NS16550_SERIAL
314 #define CONFIG_SYS_NS16550_REG_SIZE     1
315 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
316
317 #define CONFIG_SYS_BAUDRATE_TABLE       \
318         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
319
320 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
321 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
322 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
323 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
324
325 /* I2C */
326
327 #define I2C_PCA6408_BUS_NUM             1
328 #define I2C_PCA6408_ADDR                0x20
329
330 /* I2C bus multiplexer */
331 #define I2C_MUX_CH_DEFAULT      0x8
332
333 /*
334  * RTC configuration
335  */
336 #define RTC
337 #define CONFIG_RTC_DS1337       1
338 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
339
340 /*
341  * eSPI - Enhanced SPI
342  */
343
344 /*
345  * General PCIe
346  * Memory space is mapped 1-1, but I/O space must start from 0.
347  */
348
349 #ifdef CONFIG_PCI
350 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
351 #ifdef CONFIG_PCIE1
352 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
353 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
354 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
355 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
356 #endif
357
358 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
359 #ifdef CONFIG_PCIE2
360 #define CONFIG_SYS_PCIE2_MEM_VIRT       0x90000000
361 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc10000000ull
362 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
363 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
364 #endif
365
366 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
367 #ifdef CONFIG_PCIE3
368 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xa0000000
369 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc20000000ull
370 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
371 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
372 #endif
373 #endif  /* CONFIG_PCI */
374
375 /*
376  * USB
377  */
378
379 /*
380  * SDHC
381  */
382 #ifdef CONFIG_MMC
383 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
384 #endif
385
386 /* Qman/Bman */
387 #ifndef CONFIG_NOBQFMAN
388 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
389 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
390 #ifdef CONFIG_PHYS_64BIT
391 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
392 #else
393 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
394 #endif
395 #define CONFIG_SYS_BMAN_MEM_SIZE        0x02000000
396 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
397 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
398 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
399 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
400 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
401                                         CONFIG_SYS_BMAN_CENA_SIZE)
402 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
403 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
404 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
405 #define CONFIG_SYS_QMAN_MEM_BASE        0xf6000000
406 #ifdef CONFIG_PHYS_64BIT
407 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff6000000ull
408 #else
409 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
410 #endif
411 #define CONFIG_SYS_QMAN_MEM_SIZE        0x02000000
412 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
413 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
414 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
415 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
416 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
417                                         CONFIG_SYS_QMAN_CENA_SIZE)
418 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
419 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
420
421 #define CONFIG_SYS_DPAA_FMAN
422
423 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
424 #endif /* CONFIG_NOBQFMAN */
425
426 #ifdef CONFIG_SYS_DPAA_FMAN
427 #if defined(CONFIG_TARGET_T1024RDB)
428 #define RGMII_PHY1_ADDR         0x2
429 #define RGMII_PHY2_ADDR         0x6
430 #define SGMII_AQR_PHY_ADDR      0x2
431 #define FM1_10GEC1_PHY_ADDR     0x1
432 #elif defined(CONFIG_TARGET_T1023RDB)
433 #define RGMII_PHY1_ADDR         0x1
434 #define SGMII_RTK_PHY_ADDR      0x3
435 #define SGMII_AQR_PHY_ADDR      0x2
436 #endif
437 #endif
438
439 /*
440  * Dynamic MTD Partition support with mtdparts
441  */
442
443 /*
444  * Environment
445  */
446 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
447 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
448
449 /*
450  * Miscellaneous configurable options
451  */
452
453 /*
454  * For booting Linux, the board info and command line data
455  * have to be in the first 64 MB of memory, since this is
456  * the maximum mapped by the Linux kernel during initialization.
457  */
458 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial map for Linux*/
459
460 /*
461  * Environment Configuration
462  */
463 #define CONFIG_ROOTPATH         "/opt/nfsroot"
464 #define CONFIG_UBOOTPATH        u-boot.bin /* U-Boot image on TFTP server */
465 #define __USB_PHY_TYPE          utmi
466
467 #ifdef CONFIG_ARCH_T1024
468 #define ARCH_EXTRA_ENV_SETTINGS \
469         "bank_intlv=cs0_cs1\0"                  \
470         "ramdiskfile=t1024rdb/ramdisk.uboot\0"  \
471         "fdtfile=t1024rdb/t1024rdb.dtb\0"
472 #else
473 #define ARCH_EXTRA_ENV_SETTINGS \
474         "bank_intlv=null\0"                     \
475         "ramdiskfile=t1023rdb/ramdisk.uboot\0"  \
476         "fdtfile=t1023rdb/t1023rdb.dtb\0"
477 #endif
478
479 #define CONFIG_EXTRA_ENV_SETTINGS                               \
480         ARCH_EXTRA_ENV_SETTINGS                                 \
481         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
482         "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0"  \
483         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
484         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
485         "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
486         "netdev=eth0\0"                                         \
487         "tftpflash=tftpboot $loadaddr $uboot && "               \
488         "protect off $ubootaddr +$filesize && "                 \
489         "erase $ubootaddr +$filesize && "                       \
490         "cp.b $loadaddr $ubootaddr $filesize && "               \
491         "protect on $ubootaddr +$filesize && "                  \
492         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
493         "consoledev=ttyS0\0"                                    \
494         "ramdiskaddr=2000000\0"                                 \
495         "fdtaddr=1e00000\0"                                     \
496         "bdev=sda3\0"
497
498 #include <asm/fsl_secure_boot.h>
499
500 #endif  /* __T1024RDB_H */