1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
4 * Copyright 2020-2021 NXP
8 * T1024/T1023 RDB board configuration file
14 #include <linux/stringify.h>
16 /* High Level Configuration Options */
18 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
20 #ifdef CONFIG_RAMBOOT_PBL
21 #define RESET_VECTOR_OFFSET 0x27FFC
22 #define BOOT_PAGE_OFFSET 0x27000
24 #ifdef CONFIG_MTD_RAW_NAND
25 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
26 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
27 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
30 #ifdef CONFIG_SPIFLASH
31 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
32 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
33 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
34 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
35 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
39 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
40 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
41 #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
42 #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
43 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
46 #endif /* CONFIG_RAMBOOT_PBL */
48 #ifndef CONFIG_RESET_VECTOR_ADDRESS
49 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
52 /* PCIe Boot - Master */
53 #define CONFIG_SRIO_PCIE_BOOT_MASTER
55 * for slave u-boot IMAGE instored in master memory space,
56 * PHYS must be aligned based on the SIZE
58 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
59 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
60 #ifdef CONFIG_PHYS_64BIT
61 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
62 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
64 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
65 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
68 * for slave UCODE and ENV instored in master memory space,
69 * PHYS must be aligned based on the SIZE
71 #ifdef CONFIG_PHYS_64BIT
72 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
73 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
75 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
76 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
78 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
79 /* slave core release by master*/
80 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
81 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
83 /* PCIe Boot - Slave */
84 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
85 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
86 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
87 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
88 /* Set 1M boot space for PCIe boot */
89 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
90 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
91 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
92 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
96 * These can be toggled for performance analysis, otherwise use default.
98 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
100 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
104 * Config the L3 Cache as L3 SRAM
106 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
107 #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
109 #ifdef CONFIG_PHYS_64BIT
110 #define CONFIG_SYS_DCSRBAR 0xf0000000
111 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
117 #define CONFIG_VERY_BIG_RAM
118 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
119 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
120 #if defined(CONFIG_TARGET_T1024RDB)
121 #define SPD_EEPROM_ADDRESS 0x51
122 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
123 #elif defined(CONFIG_TARGET_T1023RDB)
124 #define CONFIG_SYS_SDRAM_SIZE 2048
130 #define CONFIG_SYS_FLASH_BASE 0xe8000000
131 #ifdef CONFIG_PHYS_64BIT
132 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
134 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
137 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
138 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
139 CSPR_PORT_SIZE_16 | \
142 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
144 /* NOR Flash Timing Params */
145 #if defined(CONFIG_TARGET_T1024RDB)
146 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
147 #elif defined(CONFIG_TARGET_T1023RDB)
148 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
149 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
151 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
152 FTIM0_NOR_TEADC(0x5) | \
153 FTIM0_NOR_TEAHC(0x5))
154 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
155 FTIM1_NOR_TRAD_NOR(0x1A) |\
156 FTIM1_NOR_TSEQRAD_NOR(0x13))
157 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
158 FTIM2_NOR_TCH(0x4) | \
159 FTIM2_NOR_TWPH(0x0E) | \
161 #define CONFIG_SYS_NOR_FTIM3 0x0
163 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
165 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
167 #ifdef CONFIG_TARGET_T1024RDB
169 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
170 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
171 #define CONFIG_SYS_CSPR2_EXT (0xf)
172 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
176 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
177 #define CONFIG_SYS_CSOR2 0x0
179 /* CPLD Timing parameters for IFC CS2 */
180 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
181 FTIM0_GPCM_TEADC(0x0e) | \
182 FTIM0_GPCM_TEAHC(0x0e))
183 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
184 FTIM1_GPCM_TRAD(0x1f))
185 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
186 FTIM2_GPCM_TCH(0x8) | \
187 FTIM2_GPCM_TWP(0x1f))
188 #define CONFIG_SYS_CS2_FTIM3 0x0
191 /* NAND Flash on IFC */
192 #define CONFIG_SYS_NAND_BASE 0xff800000
193 #ifdef CONFIG_PHYS_64BIT
194 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
196 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
198 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
199 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
200 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
201 | CSPR_MSEL_NAND /* MSEL = NAND */ \
203 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
205 #if defined(CONFIG_TARGET_T1024RDB)
206 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
207 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
208 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
209 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
210 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
211 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
212 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
213 #elif defined(CONFIG_TARGET_T1023RDB)
214 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
215 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
216 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
217 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
218 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
219 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
220 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
223 /* ONFI NAND Flash mode0 Timing Params */
224 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
225 FTIM0_NAND_TWP(0x18) | \
226 FTIM0_NAND_TWCHT(0x07) | \
227 FTIM0_NAND_TWH(0x0a))
228 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
229 FTIM1_NAND_TWBE(0x39) | \
230 FTIM1_NAND_TRR(0x0e) | \
231 FTIM1_NAND_TRP(0x18))
232 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
233 FTIM2_NAND_TREH(0x0a) | \
234 FTIM2_NAND_TWHRE(0x1e))
235 #define CONFIG_SYS_NAND_FTIM3 0x0
237 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
239 #if defined(CONFIG_MTD_RAW_NAND)
240 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
241 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
242 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
243 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
244 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
245 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
246 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
247 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
248 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
249 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
250 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
251 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
252 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
253 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
254 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
255 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
257 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
258 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
259 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
260 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
261 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
262 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
263 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
264 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
265 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
266 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
267 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
268 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
269 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
270 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
271 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
272 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
275 #define CONFIG_HWCONFIG
277 /* define to use L1 as initial stack */
278 #define CONFIG_L1_INIT_RAM
279 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
280 #ifdef CONFIG_PHYS_64BIT
281 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
282 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
283 /* The assembler doesn't like typecast */
284 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
285 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
286 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
288 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
289 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
290 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
292 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
294 #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
297 #define CONFIG_SYS_NS16550_SERIAL
298 #define CONFIG_SYS_NS16550_REG_SIZE 1
299 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
301 #define CONFIG_SYS_BAUDRATE_TABLE \
302 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
304 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
305 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
306 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
307 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
311 #define I2C_PCA6408_BUS_NUM 1
312 #define I2C_PCA6408_ADDR 0x20
314 /* I2C bus multiplexer */
315 #define I2C_MUX_CH_DEFAULT 0x8
321 #define CONFIG_RTC_DS1337 1
322 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
325 * eSPI - Enhanced SPI
330 * Memory space is mapped 1-1, but I/O space must start from 0.
334 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
336 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
337 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
338 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
339 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
342 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
344 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
345 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
346 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
347 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
350 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
352 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
353 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
354 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
355 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
357 #endif /* CONFIG_PCI */
367 #define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
371 #ifndef CONFIG_NOBQFMAN
372 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
373 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
374 #ifdef CONFIG_PHYS_64BIT
375 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
377 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
379 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
380 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
381 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
382 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
383 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
384 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
385 CONFIG_SYS_BMAN_CENA_SIZE)
386 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
387 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
388 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
389 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
390 #ifdef CONFIG_PHYS_64BIT
391 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
393 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
395 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
396 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
397 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
398 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
399 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
400 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
401 CONFIG_SYS_QMAN_CENA_SIZE)
402 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
403 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
405 #define CONFIG_SYS_DPAA_FMAN
406 #endif /* CONFIG_NOBQFMAN */
408 #ifdef CONFIG_SYS_DPAA_FMAN
409 #if defined(CONFIG_TARGET_T1024RDB)
410 #define RGMII_PHY1_ADDR 0x2
411 #define RGMII_PHY2_ADDR 0x6
412 #define SGMII_AQR_PHY_ADDR 0x2
413 #define FM1_10GEC1_PHY_ADDR 0x1
414 #elif defined(CONFIG_TARGET_T1023RDB)
415 #define RGMII_PHY1_ADDR 0x1
416 #define SGMII_RTK_PHY_ADDR 0x3
417 #define SGMII_AQR_PHY_ADDR 0x2
422 * Dynamic MTD Partition support with mtdparts
426 * Miscellaneous configurable options
430 * For booting Linux, the board info and command line data
431 * have to be in the first 64 MB of memory, since this is
432 * the maximum mapped by the Linux kernel during initialization.
434 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
437 * Environment Configuration
439 #define CONFIG_ROOTPATH "/opt/nfsroot"
440 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
441 #define __USB_PHY_TYPE utmi
443 #ifdef CONFIG_ARCH_T1024
444 #define ARCH_EXTRA_ENV_SETTINGS \
445 "bank_intlv=cs0_cs1\0" \
446 "ramdiskfile=t1024rdb/ramdisk.uboot\0" \
447 "fdtfile=t1024rdb/t1024rdb.dtb\0"
449 #define ARCH_EXTRA_ENV_SETTINGS \
450 "bank_intlv=null\0" \
451 "ramdiskfile=t1023rdb/ramdisk.uboot\0" \
452 "fdtfile=t1023rdb/t1023rdb.dtb\0"
455 #define CONFIG_EXTRA_ENV_SETTINGS \
456 ARCH_EXTRA_ENV_SETTINGS \
457 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
458 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
459 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
460 "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0" \
461 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
463 "tftpflash=tftpboot $loadaddr $uboot && " \
464 "protect off $ubootaddr +$filesize && " \
465 "erase $ubootaddr +$filesize && " \
466 "cp.b $loadaddr $ubootaddr $filesize && " \
467 "protect on $ubootaddr +$filesize && " \
468 "cmp.b $loadaddr $ubootaddr $filesize\0" \
469 "consoledev=ttyS0\0" \
470 "ramdiskaddr=2000000\0" \
471 "fdtaddr=1e00000\0" \
474 #include <asm/fsl_secure_boot.h>
476 #endif /* __T1024RDB_H */