1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2014 Freescale Semiconductor, Inc.
4 * Copyright 2020-2021 NXP
8 * T1024/T1023 RDB board configuration file
14 #include <linux/stringify.h>
16 /* High Level Configuration Options */
17 #define CONFIG_SYS_BOOK3E_HV /* Category E.HV supported */
18 #define CONFIG_ENABLE_36BIT_PHYS
20 #define CONFIG_SYS_FSL_CPC /* Corenet Platform Cache */
21 #define CONFIG_SYS_NUM_CPC CONFIG_SYS_NUM_DDR_CTLRS
23 /* support deep sleep */
24 #ifdef CONFIG_ARCH_T1024
25 #define CONFIG_DEEP_SLEEP
28 #ifdef CONFIG_RAMBOOT_PBL
29 #define CONFIG_SPL_FLUSH_IMAGE
30 #define CONFIG_SPL_PAD_TO 0x40000
31 #define CONFIG_SPL_MAX_SIZE 0x28000
32 #define RESET_VECTOR_OFFSET 0x27FFC
33 #define BOOT_PAGE_OFFSET 0x27000
34 #ifdef CONFIG_SPL_BUILD
35 #define CONFIG_SPL_SKIP_RELOCATE
36 #define CONFIG_SPL_COMMON_INIT_DDR
37 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
40 #ifdef CONFIG_MTD_RAW_NAND
41 #define CONFIG_SYS_NAND_U_BOOT_SIZE (768 << 10)
42 #define CONFIG_SYS_NAND_U_BOOT_DST 0x30000000
43 #define CONFIG_SYS_NAND_U_BOOT_START 0x30000000
46 #ifdef CONFIG_SPIFLASH
47 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
48 #define CONFIG_SPL_SPI_FLASH_MINIMAL
49 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (768 << 10)
50 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x30000000)
51 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x30000000)
52 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (256 << 10)
53 #ifndef CONFIG_SPL_BUILD
54 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
59 #define CONFIG_RESET_VECTOR_ADDRESS 0x30000FFC
60 #define CONFIG_SYS_MMC_U_BOOT_SIZE (768 << 10)
61 #define CONFIG_SYS_MMC_U_BOOT_DST (0x30000000)
62 #define CONFIG_SYS_MMC_U_BOOT_START (0x30000000)
63 #define CONFIG_SYS_MMC_U_BOOT_OFFS (260 << 10)
64 #ifndef CONFIG_SPL_BUILD
65 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
69 #endif /* CONFIG_RAMBOOT_PBL */
71 #ifndef CONFIG_RESET_VECTOR_ADDRESS
72 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
75 /* PCIe Boot - Master */
76 #define CONFIG_SRIO_PCIE_BOOT_MASTER
78 * for slave u-boot IMAGE instored in master memory space,
79 * PHYS must be aligned based on the SIZE
81 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
82 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000 /* 1M */
83 #ifdef CONFIG_PHYS_64BIT
84 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
85 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
87 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xef200000
88 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0xfff00000
91 * for slave UCODE and ENV instored in master memory space,
92 * PHYS must be aligned based on the SIZE
94 #ifdef CONFIG_PHYS_64BIT
95 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
96 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
98 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xef100000
99 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0xffe00000
101 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000 /* 256K */
102 /* slave core release by master*/
103 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
104 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
106 /* PCIe Boot - Slave */
107 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
108 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
109 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
110 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
111 /* Set 1M boot space for PCIe boot */
112 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
113 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
114 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
115 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
119 * These can be toggled for performance analysis, otherwise use default.
121 #define CONFIG_SYS_CACHE_STASHING
122 #define CONFIG_BACKSIDE_L2_CACHE
123 #define CONFIG_SYS_INIT_L2CSR0 L2CSR0_L2E
124 #ifdef CONFIG_DDR_ECC
125 #define CONFIG_MEM_INIT_VALUE 0xdeadbeef
129 * Config the L3 Cache as L3 SRAM
131 #define CONFIG_SYS_INIT_L3_ADDR 0xFFFC0000
132 #define CONFIG_SYS_L3_SIZE (256 << 10)
133 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L3_ADDR + 32 * 1024)
134 #define SPL_ENV_ADDR (CONFIG_SPL_GD_ADDR + 4 * 1024)
135 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SPL_GD_ADDR + 12 * 1024)
136 #define CONFIG_SPL_RELOC_MALLOC_SIZE (30 << 10)
137 #define CONFIG_SPL_RELOC_STACK (CONFIG_SPL_GD_ADDR + 64 * 1024)
139 #ifdef CONFIG_PHYS_64BIT
140 #define CONFIG_SYS_DCSRBAR 0xf0000000
141 #define CONFIG_SYS_DCSRBAR_PHYS 0xf00000000ull
145 #define CONFIG_SYS_I2C_EEPROM_NXID
146 #define CONFIG_SYS_EEPROM_BUS_NUM 0
151 #define CONFIG_VERY_BIG_RAM
152 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
153 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
154 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
155 #define CONFIG_CHIP_SELECTS_PER_CTRL (4 * CONFIG_DIMM_SLOTS_PER_CTLR)
156 #if defined(CONFIG_TARGET_T1024RDB)
157 #define CONFIG_SYS_SPD_BUS_NUM 0
158 #define SPD_EEPROM_ADDRESS 0x51
159 #define CONFIG_SYS_SDRAM_SIZE 4096 /* for fixed parameter use */
160 #elif defined(CONFIG_TARGET_T1023RDB)
161 #define CONFIG_SYS_DDR_RAW_TIMING
162 #define CONFIG_SYS_SDRAM_SIZE 2048
168 #define CONFIG_SYS_FLASH_BASE 0xe8000000
169 #ifdef CONFIG_PHYS_64BIT
170 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
172 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
175 #define CONFIG_SYS_NOR0_CSPR_EXT (0xf)
176 #define CONFIG_SYS_NOR0_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
177 CSPR_PORT_SIZE_16 | \
180 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(128*1024*1024)
182 /* NOR Flash Timing Params */
183 #if defined(CONFIG_TARGET_T1024RDB)
184 #define CONFIG_SYS_NOR_CSOR CSOR_NAND_TRHZ_80
185 #elif defined(CONFIG_TARGET_T1023RDB)
186 #define CONFIG_SYS_NOR_CSOR (CSOR_NOR_ADM_SHIFT(0) | \
187 CSOR_NAND_TRHZ_80 | CSOR_NOR_ADM_SHFT_MODE_EN)
189 #define CONFIG_SYS_NOR_FTIM0 (FTIM0_NOR_TACSE(0x4) | \
190 FTIM0_NOR_TEADC(0x5) | \
191 FTIM0_NOR_TEAHC(0x5))
192 #define CONFIG_SYS_NOR_FTIM1 (FTIM1_NOR_TACO(0x35) | \
193 FTIM1_NOR_TRAD_NOR(0x1A) |\
194 FTIM1_NOR_TSEQRAD_NOR(0x13))
195 #define CONFIG_SYS_NOR_FTIM2 (FTIM2_NOR_TCS(0x4) | \
196 FTIM2_NOR_TCH(0x4) | \
197 FTIM2_NOR_TWPH(0x0E) | \
199 #define CONFIG_SYS_NOR_FTIM3 0x0
201 #define CONFIG_SYS_FLASH_QUIET_TEST
202 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
204 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
205 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
206 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
208 #define CONFIG_SYS_FLASH_EMPTY_INFO
209 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
211 #ifdef CONFIG_TARGET_T1024RDB
213 #define CONFIG_SYS_CPLD_BASE 0xffdf0000
214 #define CONFIG_SYS_CPLD_BASE_PHYS (0xf00000000ull | CONFIG_SYS_CPLD_BASE)
215 #define CONFIG_SYS_CSPR2_EXT (0xf)
216 #define CONFIG_SYS_CSPR2 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE) \
220 #define CONFIG_SYS_AMASK2 IFC_AMASK(64*1024)
221 #define CONFIG_SYS_CSOR2 0x0
223 /* CPLD Timing parameters for IFC CS2 */
224 #define CONFIG_SYS_CS2_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
225 FTIM0_GPCM_TEADC(0x0e) | \
226 FTIM0_GPCM_TEAHC(0x0e))
227 #define CONFIG_SYS_CS2_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
228 FTIM1_GPCM_TRAD(0x1f))
229 #define CONFIG_SYS_CS2_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
230 FTIM2_GPCM_TCH(0x8) | \
231 FTIM2_GPCM_TWP(0x1f))
232 #define CONFIG_SYS_CS2_FTIM3 0x0
235 /* NAND Flash on IFC */
236 #define CONFIG_SYS_NAND_BASE 0xff800000
237 #ifdef CONFIG_PHYS_64BIT
238 #define CONFIG_SYS_NAND_BASE_PHYS (0xf00000000ull | CONFIG_SYS_NAND_BASE)
240 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
242 #define CONFIG_SYS_NAND_CSPR_EXT (0xf)
243 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
244 | CSPR_PORT_SIZE_8 /* Port Size = 8 bit */ \
245 | CSPR_MSEL_NAND /* MSEL = NAND */ \
247 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
249 #if defined(CONFIG_TARGET_T1024RDB)
250 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
251 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
252 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
253 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
254 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
255 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
256 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
257 #elif defined(CONFIG_TARGET_T1023RDB)
258 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
259 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
260 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
261 | CSOR_NAND_RAL_3 /* RAL 3Bytes */ \
262 | CSOR_NAND_PGS_2K /* Page Size = 2K */ \
263 | CSOR_NAND_SPRZ_128 /* Spare size = 128 */ \
264 | CSOR_NAND_PB(64)) /*Pages Per Block = 64*/
267 /* ONFI NAND Flash mode0 Timing Params */
268 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07) | \
269 FTIM0_NAND_TWP(0x18) | \
270 FTIM0_NAND_TWCHT(0x07) | \
271 FTIM0_NAND_TWH(0x0a))
272 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32) | \
273 FTIM1_NAND_TWBE(0x39) | \
274 FTIM1_NAND_TRR(0x0e) | \
275 FTIM1_NAND_TRP(0x18))
276 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
277 FTIM2_NAND_TREH(0x0a) | \
278 FTIM2_NAND_TWHRE(0x1e))
279 #define CONFIG_SYS_NAND_FTIM3 0x0
281 #define CONFIG_SYS_NAND_DDR_LAW 11
282 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
283 #define CONFIG_SYS_MAX_NAND_DEVICE 1
285 #if defined(CONFIG_MTD_RAW_NAND)
286 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NAND_CSPR_EXT
287 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
288 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
289 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
290 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
291 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
292 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
293 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
294 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NOR0_CSPR_EXT
295 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR0_CSPR
296 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
297 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
298 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
299 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
300 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
301 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
303 #define CONFIG_SYS_CSPR0_EXT CONFIG_SYS_NOR0_CSPR_EXT
304 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR0_CSPR
305 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
306 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
307 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
308 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
309 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
310 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
311 #define CONFIG_SYS_CSPR1_EXT CONFIG_SYS_NAND_CSPR_EXT
312 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
313 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
314 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
315 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
316 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
317 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
318 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
321 #ifdef CONFIG_SPL_BUILD
322 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
324 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
327 #if defined(CONFIG_RAMBOOT_PBL)
328 #define CONFIG_SYS_RAMBOOT
331 #define CONFIG_HWCONFIG
333 /* define to use L1 as initial stack */
334 #define CONFIG_L1_INIT_RAM
335 #define CONFIG_SYS_INIT_RAM_LOCK
336 #define CONFIG_SYS_INIT_RAM_ADDR 0xfdd00000 /* Initial L1 address */
337 #ifdef CONFIG_PHYS_64BIT
338 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
339 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW 0xfe03c000
340 /* The assembler doesn't like typecast */
341 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
342 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
343 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
345 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS 0xfe03c000 /* Initial L1 address */
346 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
347 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
349 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000
351 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
352 GENERATED_GBL_DATA_SIZE)
353 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
355 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
358 #define CONFIG_SYS_NS16550_SERIAL
359 #define CONFIG_SYS_NS16550_REG_SIZE 1
360 #define CONFIG_SYS_NS16550_CLK (get_bus_freq(0)/2)
362 #define CONFIG_SYS_BAUDRATE_TABLE \
363 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
365 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
366 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
367 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
368 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
371 #undef CONFIG_FSL_DIU_FB /* RDB doesn't support DIU */
372 #ifdef CONFIG_FSL_DIU_FB
373 #define CONFIG_SYS_DIU_ADDR (CONFIG_SYS_CCSRBAR + 0x180000)
374 #define CONFIG_VIDEO_BMP_LOGO
375 #define CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS
377 * With CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS, flash I/O is really slow, so
378 * disable empty flash sector detection, which is I/O-intensive.
380 #undef CONFIG_SYS_FLASH_EMPTY_INFO
385 #define I2C_PCA6408_BUS_NUM 1
386 #define I2C_PCA6408_ADDR 0x20
388 /* I2C bus multiplexer */
389 #define I2C_MUX_CH_DEFAULT 0x8
395 #define CONFIG_RTC_DS1337 1
396 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
399 * eSPI - Enhanced SPI
404 * Memory space is mapped 1-1, but I/O space must start from 0.
406 #define CONFIG_PCIE1 /* PCIE controller 1 */
407 #define CONFIG_PCIE2 /* PCIE controller 2 */
408 #define CONFIG_PCIE3 /* PCIE controller 3 */
411 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
413 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
414 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
415 #define CONFIG_SYS_PCIE1_IO_VIRT 0xf8000000
416 #define CONFIG_SYS_PCIE1_IO_PHYS 0xff8000000ull
419 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
421 #define CONFIG_SYS_PCIE2_MEM_VIRT 0x90000000
422 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc10000000ull
423 #define CONFIG_SYS_PCIE2_IO_VIRT 0xf8010000
424 #define CONFIG_SYS_PCIE2_IO_PHYS 0xff8010000ull
427 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
429 #define CONFIG_SYS_PCIE3_MEM_VIRT 0xa0000000
430 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc20000000ull
431 #define CONFIG_SYS_PCIE3_IO_VIRT 0xf8020000
432 #define CONFIG_SYS_PCIE3_IO_PHYS 0xff8020000ull
435 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
436 #endif /* CONFIG_PCI */
441 #define CONFIG_HAS_FSL_DR_USB
443 #ifdef CONFIG_HAS_FSL_DR_USB
444 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
451 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
455 #ifndef CONFIG_NOBQFMAN
456 #define CONFIG_SYS_BMAN_NUM_PORTALS 10
457 #define CONFIG_SYS_BMAN_MEM_BASE 0xf4000000
458 #ifdef CONFIG_PHYS_64BIT
459 #define CONFIG_SYS_BMAN_MEM_PHYS 0xff4000000ull
461 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
463 #define CONFIG_SYS_BMAN_MEM_SIZE 0x02000000
464 #define CONFIG_SYS_BMAN_SP_CENA_SIZE 0x4000
465 #define CONFIG_SYS_BMAN_SP_CINH_SIZE 0x1000
466 #define CONFIG_SYS_BMAN_CENA_BASE CONFIG_SYS_BMAN_MEM_BASE
467 #define CONFIG_SYS_BMAN_CENA_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
468 #define CONFIG_SYS_BMAN_CINH_BASE (CONFIG_SYS_BMAN_MEM_BASE + \
469 CONFIG_SYS_BMAN_CENA_SIZE)
470 #define CONFIG_SYS_BMAN_CINH_SIZE (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
471 #define CONFIG_SYS_BMAN_SWP_ISDR_REG 0xE08
472 #define CONFIG_SYS_QMAN_NUM_PORTALS 10
473 #define CONFIG_SYS_QMAN_MEM_BASE 0xf6000000
474 #ifdef CONFIG_PHYS_64BIT
475 #define CONFIG_SYS_QMAN_MEM_PHYS 0xff6000000ull
477 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
479 #define CONFIG_SYS_QMAN_MEM_SIZE 0x02000000
480 #define CONFIG_SYS_QMAN_SP_CENA_SIZE 0x4000
481 #define CONFIG_SYS_QMAN_SP_CINH_SIZE 0x1000
482 #define CONFIG_SYS_QMAN_CENA_BASE CONFIG_SYS_QMAN_MEM_BASE
483 #define CONFIG_SYS_QMAN_CENA_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
484 #define CONFIG_SYS_QMAN_CINH_BASE (CONFIG_SYS_QMAN_MEM_BASE + \
485 CONFIG_SYS_QMAN_CENA_SIZE)
486 #define CONFIG_SYS_QMAN_CINH_SIZE (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
487 #define CONFIG_SYS_QMAN_SWP_ISDR_REG 0xE08
489 #define CONFIG_SYS_DPAA_FMAN
491 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
492 #endif /* CONFIG_NOBQFMAN */
494 #ifdef CONFIG_SYS_DPAA_FMAN
495 #if defined(CONFIG_TARGET_T1024RDB)
496 #define RGMII_PHY1_ADDR 0x2
497 #define RGMII_PHY2_ADDR 0x6
498 #define SGMII_AQR_PHY_ADDR 0x2
499 #define FM1_10GEC1_PHY_ADDR 0x1
500 #elif defined(CONFIG_TARGET_T1023RDB)
501 #define RGMII_PHY1_ADDR 0x1
502 #define SGMII_RTK_PHY_ADDR 0x3
503 #define SGMII_AQR_PHY_ADDR 0x2
507 #ifdef CONFIG_FMAN_ENET
508 #define CONFIG_ETHPRIME "FM1@DTSEC4"
512 * Dynamic MTD Partition support with mtdparts
518 #define CONFIG_LOADS_ECHO /* echo on for serial download */
519 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
522 * Miscellaneous configurable options
526 * For booting Linux, the board info and command line data
527 * have to be in the first 64 MB of memory, since this is
528 * the maximum mapped by the Linux kernel during initialization.
530 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial map for Linux*/
531 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
534 * Environment Configuration
536 #define CONFIG_ROOTPATH "/opt/nfsroot"
537 #define CONFIG_BOOTFILE "uImage"
538 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
539 #define __USB_PHY_TYPE utmi
541 #ifdef CONFIG_ARCH_T1024
542 #define CONFIG_BOARDNAME t1024rdb
543 #define BANK_INTLV cs0_cs1
545 #define CONFIG_BOARDNAME t1023rdb
546 #define BANK_INTLV null
549 #define CONFIG_EXTRA_ENV_SETTINGS \
550 "hwconfig=fsl_ddr:ctlr_intlv=cacheline," \
551 "bank_intlv=" __stringify(BANK_INTLV) "\0" \
552 "usb1:dr_mode=host,phy_type=" __stringify(__USB_PHY_TYPE) "\0" \
553 "ramdiskfile=" __stringify(CONFIG_BOARDNAME) "/ramdisk.uboot\0" \
554 "fdtfile=" __stringify(CONFIG_BOARDNAME) "/" \
555 __stringify(CONFIG_BOARDNAME) ".dtb\0" \
556 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
557 "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0" \
558 "bootargs=root=/dev/ram rw console=ttyS0,115200\0" \
560 "tftpflash=tftpboot $loadaddr $uboot && " \
561 "protect off $ubootaddr +$filesize && " \
562 "erase $ubootaddr +$filesize && " \
563 "cp.b $loadaddr $ubootaddr $filesize && " \
564 "protect on $ubootaddr +$filesize && " \
565 "cmp.b $loadaddr $ubootaddr $filesize\0" \
566 "consoledev=ttyS0\0" \
567 "ramdiskaddr=2000000\0" \
568 "fdtaddr=1e00000\0" \
571 #include <asm/fsl_secure_boot.h>
573 #endif /* __T1024RDB_H */