5 /*****************************************************************************
7 * These settings must match the way _your_ board is set up
9 *****************************************************************************/
10 /* for the AY-Revision which does not use the HRCW */
11 #define CFG_DEFAULT_IMMR 0x00010000
13 /* What is the oscillator's (UX2) frequency in Hz? */
14 #define CONFIG_8260_CLKIN (66 * 1000 * 1000)
16 /* How is switch S2 set? We really only want the MODCK[1-3] bits, so
17 * only the 3 least significant bits are important.
19 #define CFG_SBC_S2 0x04
21 /* What should MODCK_H be? It is dependent on the oscillator
22 * frequency, MODCK[1-3], and desired CPM and core frequencies.
23 * Some example values (all frequencies are in MHz):
25 * MODCK_H MODCK[1-3] Osc CPM Core
31 #define CFG_SBC_MODCK_H 0x06
33 #define CFG_SBC_BOOT_LOW 1 /* only for HRCW */
34 #undef CFG_SBC_BOOT_LOW
36 /* What should the base address of the main FLASH be and how big is
37 * it (in MBytes)? This must contain TEXT_BASE from board/sbc8260/config.mk
38 * The main FLASH is whichever is connected to *CS0. U-Boot expects
39 * this to be the SIMM.
41 #define CFG_FLASH0_BASE 0x80000000
42 #define CFG_FLASH0_SIZE 16
44 /* What should the base address of the secondary FLASH be and how big
45 * is it (in Mbytes)? The secondary FLASH is whichever is connected
46 * to *CS6. U-Boot expects this to be the on board FLASH. If you don't
47 * want it enabled, don't define these constants.
49 #define CFG_FLASH1_BASE 0
50 #define CFG_FLASH1_SIZE 0
51 #undef CFG_FLASH1_BASE
52 #undef CFG_FLASH1_SIZE
54 /* What should be the base address of SDRAM DIMM and how big is
57 #define CFG_SDRAM0_BASE 0x00000000
58 #define CFG_SDRAM0_SIZE 64
60 /* What should be the base address of SDRAM DIMM and how big is
63 #define CFG_SDRAM1_BASE 0x04000000
64 #define CFG_SDRAM1_SIZE 32
66 /* What should be the base address of the LEDs and switch S0?
67 * If you don't want them enabled, don't define this.
69 #define CFG_LED_BASE 0x00000000
72 * select serial console configuration
74 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
75 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
78 * if CONFIG_CONS_NONE is defined, then the serial console routines must
81 #define CONFIG_CONS_ON_SMC /* define if console on SMC */
82 #undef CONFIG_CONS_ON_SCC /* define if console on SCC */
83 #undef CONFIG_CONS_NONE /* define if console on neither */
84 #define CONFIG_CONS_INDEX 1 /* which SMC/SCC channel for console */
87 * select ethernet configuration
89 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
90 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
93 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
94 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
96 #undef CONFIG_ETHER_ON_SCC /* define if ethernet on SCC */
97 #define CONFIG_ETHER_ON_FCC /* define if ethernet on FCC */
98 #undef CONFIG_ETHER_NONE /* define if ethernet on neither */
99 #define CONFIG_ETHER_INDEX 3 /* which SCC/FCC channel for ethernet */
101 #if ( CONFIG_ETHER_INDEX == 3 )
106 * - RAM for BD/Buffers is on the 60x Bus (see 28-13)
107 * - Enable Half Duplex in FSMR
109 # define CFG_CMXFCR_MASK (CMXFCR_FC3|CMXFCR_RF3CS_MSK|CMXFCR_TF3CS_MSK)
110 # define CFG_CMXFCR_VALUE (CMXFCR_RF3CS_CLK15|CMXFCR_TF3CS_CLK16)
111 # define CFG_CPMFCR_RAMTYPE 0
112 /*#define CFG_FCC_PSMR (FCC_PSMR_FDE|FCC_PSMR_LPB) */
113 # define CFG_FCC_PSMR 0
115 #else /* CONFIG_ETHER_INDEX */
116 # error "on RPX Super ethernet must be FCC3"
117 #endif /* CONFIG_ETHER_INDEX */
119 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
120 #define CFG_I2C_SPEED 400000 /* I2C speed and slave address */
121 #define CFG_I2C_SLAVE 0x7F
124 /* Define this to reserve an entire FLASH sector (256 KB) for
125 * environment variables. Otherwise, the environment will be
126 * put in the same sector as U-Boot, and changing variables
127 * will erase U-Boot temporarily
129 #define CFG_ENV_IN_OWN_SECT
131 /* Define to allow the user to overwrite serial and ethaddr */
132 #define CONFIG_ENV_OVERWRITE
134 /* What should the console's baud rate be? */
135 #define CONFIG_BAUDRATE 115200
137 /* Ethernet MAC address */
138 #define CONFIG_ETHADDR 08:00:22:50:70:63
140 #define CONFIG_IPADDR 192.168.1.99
141 #define CONFIG_SERVERIP 192.168.1.3
143 /* Set to a positive value to delay for running BOOTCOMMAND */
144 #define CONFIG_BOOTDELAY -1
146 /* undef this to save memory */
149 /* Monitor Command Prompt */
150 #define CFG_PROMPT "=> "
156 #define CONFIG_BOOTP_BOOTFILESIZE
157 #define CONFIG_BOOTP_BOOTPATH
158 #define CONFIG_BOOTP_GATEWAY
159 #define CONFIG_BOOTP_HOSTNAME
163 * Command line configuration.
165 #include <config_cmd_default.h>
167 #define CONFIG_CMD_IMMAP
168 #define CONFIG_CMD_ASKENV
169 #define CONFIG_CMD_I2C
170 #define CONFIG_CMD_REGINFO
172 #undef CONFIG_CMD_KGDB
175 /* Where do the internal registers live? */
176 #define CFG_IMMR 0xF0000000
178 /* Where do the on board registers (CS4) live? */
179 #define CFG_REGS_BASE 0xFA000000
181 /*****************************************************************************
183 * You should not have to modify any of the following settings
185 *****************************************************************************/
187 #define CONFIG_MPC8260 1 /* This is an MPC8260 CPU */
188 #define CONFIG_RPXSUPER 1 /* on an Embedded Planet RPX Super Board */
189 #define CONFIG_CPM2 1 /* Has a CPM2 */
191 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
194 * Miscellaneous configurable options
196 #if defined(CONFIG_CMD_KGDB)
197 # define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
199 # define CFG_CBSIZE 256 /* Console I/O Buffer Size */
202 /* Print Buffer Size */
203 #define CFG_PBSIZE (CFG_CBSIZE + sizeof(CFG_PROMPT)+16)
205 #define CFG_MAXARGS 8 /* max number of command args */
207 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
209 #define CFG_MEMTEST_START 0x04000000 /* memtest works on */
210 #define CFG_MEMTEST_END 0x06000000 /* 64-96 MB in SDRAM */
212 #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
214 #define CFG_LOAD_ADDR 0x100000 /* default load address */
215 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
217 /* valid baudrates */
218 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
221 * Low Level Configuration Settings
222 * (address mappings, register initial values, etc.)
223 * You should know what you are doing if you make changes here.
226 #define CFG_FLASH_BASE CFG_FLASH0_BASE
227 #define CFG_SDRAM_BASE CFG_SDRAM0_BASE
229 /*-----------------------------------------------------------------------
230 * Hard Reset Configuration Words
232 #if defined(CFG_SBC_BOOT_LOW)
233 # define CFG_SBC_HRCW_BOOT_FLAGS (HRCW_CIP | HRCW_BMS)
235 # define CFG_SBC_HRCW_BOOT_FLAGS (0)
236 #endif /* defined(CFG_SBC_BOOT_LOW) */
238 /* get the HRCW ISB field from CFG_IMMR */
239 #define CFG_SBC_HRCW_IMMR ( ((CFG_IMMR & 0x10000000) >> 10) |\
240 ((CFG_IMMR & 0x01000000) >> 7) |\
241 ((CFG_IMMR & 0x00100000) >> 4) )
243 #define CFG_HRCW_MASTER (HRCW_BPS11 |\
250 (CFG_SBC_MODCK_H & HRCW_MODCK_H1111) |\
251 CFG_SBC_HRCW_BOOT_FLAGS)
254 #define CFG_HRCW_SLAVE1 0
255 #define CFG_HRCW_SLAVE2 0
256 #define CFG_HRCW_SLAVE3 0
257 #define CFG_HRCW_SLAVE4 0
258 #define CFG_HRCW_SLAVE5 0
259 #define CFG_HRCW_SLAVE6 0
260 #define CFG_HRCW_SLAVE7 0
262 /*-----------------------------------------------------------------------
263 * Definitions for initial stack pointer and data area (in DPRAM)
265 #define CFG_INIT_RAM_ADDR CFG_IMMR
266 #define CFG_INIT_RAM_END 0x4000 /* End of used area in DPRAM */
267 #define CFG_GBL_DATA_SIZE 128 /* bytes reserved for initial data */
268 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
269 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
271 /*-----------------------------------------------------------------------
272 * Start addresses for the final memory configuration
273 * (Set up by the startup code)
274 * Please note that CFG_SDRAM_BASE _must_ start at 0
275 * Note also that the logic that sets CFG_RAMBOOT is platform dependent.
277 #define CFG_MONITOR_BASE (CFG_FLASH0_BASE + 0x00F00000)
279 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
283 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
284 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
287 * For booting Linux, the board info and command line data
288 * have to be in the first 8 MB of memory, since this is
289 * the maximum mapped by the Linux kernel during initialization.
291 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
293 /*-----------------------------------------------------------------------
294 * FLASH and environment organization
296 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
297 #define CFG_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
299 #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
300 #define CFG_FLASH_WRITE_TOUT 1 /* Timeout for Flash Write (in ms) */
303 # define CFG_ENV_IS_IN_FLASH 1
305 # ifdef CFG_ENV_IN_OWN_SECT
306 # define CFG_ENV_ADDR (CFG_MONITOR_BASE + 0x40000)
307 # define CFG_ENV_SECT_SIZE 0x40000
309 # define CFG_ENV_ADDR (CFG_FLASH_BASE + CFG_MONITOR_LEN - CFG_ENV_SECT_SIZE)
310 # define CFG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
311 # define CFG_ENV_SECT_SIZE 0x10000 /* see README - env sect real size */
312 # endif /* CFG_ENV_IN_OWN_SECT */
314 # define CFG_ENV_IS_IN_NVRAM 1
315 # define CFG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
316 # define CFG_ENV_SIZE 0x200
317 #endif /* CFG_RAMBOOT */
319 /*-----------------------------------------------------------------------
320 * Cache Configuration
322 #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
324 #if defined(CONFIG_CMD_KGDB)
325 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
328 /*-----------------------------------------------------------------------
329 * HIDx - Hardware Implementation-dependent Registers 2-11
330 *-----------------------------------------------------------------------
331 * HID0 also contains cache control - initially enable both caches and
332 * invalidate contents, then the final state leaves only the instruction
333 * cache enabled. Note that Power-On and Hard reset invalidate the caches,
334 * but Soft reset does not.
336 * HID1 has only read-only information - nothing to set.
338 #define CFG_HID0_INIT (/*HID0_ICE |*/\
345 #define CFG_HID0_FINAL (/*HID0_ICE |*/\
351 /*-----------------------------------------------------------------------
352 * RMR - Reset Mode Register
353 *-----------------------------------------------------------------------
357 /*-----------------------------------------------------------------------
358 * BCR - Bus Configuration 4-25
359 *-----------------------------------------------------------------------
361 #define CFG_BCR (BCR_EBM |\
366 /*-----------------------------------------------------------------------
367 * SIUMCR - SIU Module Configuration 4-31
368 *-----------------------------------------------------------------------
371 #define CFG_SIUMCR (SIUMCR_L2CPC01 |\
376 /*-----------------------------------------------------------------------
377 * SYPCR - System Protection Control 11-9
378 * SYPCR can only be written once after reset!
379 *-----------------------------------------------------------------------
380 * Watchdog & Bus Monitor Timer max, 60x Bus Monitor enable
382 #define CFG_SYPCR (SYPCR_SWTC |\
389 /*-----------------------------------------------------------------------
390 * TMCNTSC - Time Counter Status and Control 4-40
391 *-----------------------------------------------------------------------
392 * Clear once per Second and Alarm Interrupt Status, Set 32KHz timersclk,
393 * and enable Time Counter
395 #define CFG_TMCNTSC (TMCNTSC_SEC |\
400 /*-----------------------------------------------------------------------
401 * PISCR - Periodic Interrupt Status and Control 4-42
402 *-----------------------------------------------------------------------
403 * Clear Periodic Interrupt Status, Set 32KHz timersclk, and enable
406 #define CFG_PISCR (PISCR_PS |\
410 /*-----------------------------------------------------------------------
411 * SCCR - System Clock Control 9-8
412 *-----------------------------------------------------------------------
414 #define CFG_SCCR (SCCR_DFBRG01)
416 /*-----------------------------------------------------------------------
417 * RCCR - RISC Controller Configuration 13-7
418 *-----------------------------------------------------------------------
423 * Init Memory Controller:
425 * Bank Bus Machine PortSz Device
426 * ---- --- ------- ------ ------
427 * 0 60x GPCM 64 bit FLASH (BGA - 16MB AMD AM29DL323DB90)
428 * 1 60x SDRAM 64 bit SDRAM (BGA - 64MB Hitachi HM5225325FBP-B60)
429 * 2 Local SDRAM 32 bit SDRAM (BGA - 32MB Hitachi HM5225325FBP-B60)
431 * 4 60x GPCM 8 bit Board Regs, LEDs, switches
444 #define CFG_BR0_PRELIM ((CFG_FLASH0_BASE & BRx_BA_MSK) |\
450 #define CFG_OR0_PRELIM (MEG_TO_AM(CFG_FLASH0_SIZE) |\
459 #define CFG_BR1_PRELIM ((CFG_SDRAM0_BASE & BRx_BA_MSK) |\
464 #define CFG_OR1_PRELIM (MEG_TO_AM(CFG_SDRAM0_SIZE) |\
466 ORxS_ROWST_PBI0_A8 |\
470 #define CFG_PSDMR 0x014DA412
471 #define CFG_PSRT 0x79
477 #define CFG_BR2_PRELIM ((CFG_SDRAM1_BASE & BRx_BA_MSK) |\
482 #define CFG_OR2_PRELIM (MEG_TO_AM(CFG_SDRAM1_SIZE) |\
484 ORxS_ROWST_PBI0_A9 |\
487 #define CFG_LSDMR 0x0169A512
488 #define CFG_LSRT 0x79
490 #define CFG_MPTPR (0x0800 & MPTPR_PTP_MSK)
492 /* Bank 4 - On board registers
495 #define CFG_BR4_PRELIM ((CFG_REGS_BASE & BRx_BA_MSK) |\
500 #define CFG_OR4_PRELIM (ORxG_AM_MSK |\
507 * Internal Definitions
511 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
512 #define BOOTFLAG_WARM 0x02 /* Software reboot */
514 #endif /* __CONFIG_H */