2 * (C) Copyright 2000, 2001, 2002
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * SPDX-License-Identifier: GPL-2.0+
9 * board/config.h - configuration options, board specific
12 /* Yoo. Jonghoon, IPone, yooth@ipone.co.kr
13 * U-Boot port on RPXlite board
19 #define RPXClassic_50MHz
22 * High Level Configuration Options
26 #define CONFIG_MPC860 1
27 #define CONFIG_RPXCLASSIC 1
29 #define CONFIG_SYS_TEXT_BASE 0xff000000
31 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
32 #undef CONFIG_8xx_CONS_SMC2
33 #undef CONFIG_8xx_CONS_NONE
34 #define CONFIG_BAUDRATE 9600 /* console baudrate = 9600bps */
36 /* Define CONFIG_FEC_ENET to use Fast ethernet instead of ethernet on SCC1 */
37 #define CONFIG_FEC_ENET
38 #ifdef CONFIG_FEC_ENET
39 #define CONFIG_SYS_DISCOVER_PHY 1
41 #endif /* CONFIG_FEC_ENET */
42 #define CONFIG_MISC_INIT_R
44 /* Video console (graphic: Epson SED13806 on ECCX board, no keyboard */
46 #define CONFIG_VIDEO_SED13806
47 #define CONFIG_NEC_NL6448BC20
48 #define CONFIG_VIDEO_SED13806_16BPP
50 #define CONFIG_CFB_CONSOLE
51 #define CONFIG_VIDEO_LOGO
52 #define CONFIG_VIDEO_BMP_LOGO
53 #define CONFIG_CONSOLE_EXTRA_INFO
54 #define CONFIG_VGA_AS_SINGLE_DEVICE
55 #define CONFIG_VIDEO_SW_CURSOR
59 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
61 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
64 #define CONFIG_ZERO_BOOTDELAY_CHECK 1
66 #undef CONFIG_BOOTARGS
67 #define CONFIG_BOOTCOMMAND \
69 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
70 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
73 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
74 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
76 #undef CONFIG_WATCHDOG /* watchdog disabled */
81 #define CONFIG_BOOTP_SUBNETMASK
82 #define CONFIG_BOOTP_GATEWAY
83 #define CONFIG_BOOTP_HOSTNAME
84 #define CONFIG_BOOTP_BOOTPATH
85 #define CONFIG_BOOTP_BOOTFILESIZE
88 #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
92 * Command line configuration.
94 #include <config_cmd_default.h>
96 #define CONFIG_CMD_ELF
100 * Miscellaneous configurable options
102 #define CONFIG_SYS_RESET_ADDRESS 0x80000000
103 #define CONFIG_SYS_LONGHELP /* undef to save memory */
104 #if defined(CONFIG_CMD_KGDB)
105 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
107 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
109 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
110 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
111 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
113 #define CONFIG_SYS_MEMTEST_START 0x0040000 /* memtest works on */
114 #define CONFIG_SYS_MEMTEST_END 0x00C0000 /* 4 ... 12 MB in DRAM */
116 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
119 * Low Level Configuration Settings
120 * (address mappings, register initial values, etc.)
121 * You should know what you are doing if you make changes here.
123 /*-----------------------------------------------------------------------
124 * Internal Memory Mapped Register
126 #define CONFIG_SYS_IMMR 0xFA200000
128 /*-----------------------------------------------------------------------------
130 *-----------------------------------------------------------------------------
132 #define CONFIG_SYS_I2C_SPEED 50000
133 #define CONFIG_SYS_I2C_SLAVE 0x34
136 /* enable I2C and select the hardware/software driver */
137 #define CONFIG_HARD_I2C 1 /* I2C with hardware support */
138 #undef CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
140 #if defined(CONFIG_SYS_I2C_SOFT)
141 #define CONFIG_SYS_I2C 1
143 * Software (bit-bang) I2C driver configuration
145 #define I2C_PORT 1 /* Port A=0, B=1, C=2, D=3 */
146 #define I2C_ACTIVE (iop->pdir |= 0x00000010)
147 #define I2C_TRISTATE (iop->pdir &= ~0x00000010)
148 #define I2C_READ ((iop->pdat & 0x00000010) != 0)
149 #define I2C_SDA(bit) if(bit) iop->pdat |= 0x00000010; \
150 else iop->pdat &= ~0x00000010
151 #define I2C_SCL(bit) if(bit) iop->pdat |= 0x00000020; \
152 else iop->pdat &= ~0x00000020
153 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
156 #define CONFIG_SYS_I2C_SOFT_SPEED 50000
157 #define CONFIG_SYS_I2C_SOFT_SLAVE 0x34
160 # define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM X24C16 */
161 # define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
162 /* mask of address bits that overflow into the "EEPROM chip address" */
163 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
165 /*-----------------------------------------------------------------------
166 * Definitions for initial stack pointer and data area (in DPRAM)
168 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
169 #define CONFIG_SYS_INIT_RAM_SIZE 0x3000 /* Size of used area in DPRAM */
170 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
171 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
173 /*-----------------------------------------------------------------------
174 * Start addresses for the final memory configuration
175 * (Set up by the startup code)
176 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
178 #define CONFIG_SYS_SDRAM_BASE 0x00000000
179 #define CONFIG_SYS_FLASH_BASE 0xFF000000
181 #if defined(DEBUG) || defined (CONFIG_VIDEO_SED13806) || defined(CONFIG_CMD_IDE)
182 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
184 #define CONFIG_SYS_MONITOR_LEN (128 << 10) /* Reserve 128 kB for Monitor */
186 #define CONFIG_SYS_MONITOR_BASE 0xFF000000
187 /*%%% #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE */
188 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
191 * For booting Linux, the board info and command line data
192 * have to be in the first 8 MB of memory, since this is
193 * the maximum mapped by the Linux kernel during initialization.
195 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
197 /*-----------------------------------------------------------------------
200 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
201 #define CONFIG_SYS_MAX_FLASH_SECT 71 /* max number of sectors on one chip */
203 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
204 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
207 #define CONFIG_ENV_IS_IN_FLASH 1
208 #define CONFIG_ENV_OFFSET 0x20000 /* Offset of Environment Sector */
209 #define CONFIG_ENV_SECT_SIZE 0x8000
210 #define CONFIG_ENV_SIZE 0x8000 /* Total Size of Environment Sector */
212 #define CONFIG_ENV_IS_IN_NVRAM 1
213 #define CONFIG_ENV_ADDR 0xfa000100
214 #define CONFIG_ENV_SIZE 0x1000
217 /*-----------------------------------------------------------------------
218 * Cache Configuration
220 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
221 #if defined(CONFIG_CMD_KGDB)
222 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
225 /*-----------------------------------------------------------------------
226 * SYPCR - System Protection Control 11-9
227 * SYPCR can only be written once after reset!
228 *-----------------------------------------------------------------------
229 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
231 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
234 /*-----------------------------------------------------------------------
235 * SIUMCR - SIU Module Configuration 11-6
236 *-----------------------------------------------------------------------
237 * PCMCIA config., multi-function pin tri-state
239 #define CONFIG_SYS_SIUMCR (SIUMCR_MLRC10)
241 /*-----------------------------------------------------------------------
242 * TBSCR - Time Base Status and Control 11-26
243 *-----------------------------------------------------------------------
244 * Clear Reference Interrupt Status, Timebase freezing enabled
246 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF | TBSCR_TBE)
248 /*-----------------------------------------------------------------------
249 * RTCSC - Real-Time Clock Status and Control Register 11-27
250 *-----------------------------------------------------------------------
252 /*%%%#define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE) */
253 #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTE)
255 /*-----------------------------------------------------------------------
256 * PISCR - Periodic Interrupt Status and Control 11-31
257 *-----------------------------------------------------------------------
258 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
260 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE)
262 /*-----------------------------------------------------------------------
263 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
264 *-----------------------------------------------------------------------
265 * Reset PLL lock status sticky bit, timer expired status bit and timer
266 * interrupt status bit
268 * If this is a 80 MHz CPU, set PLL multiplication factor to 5 (5*16=80)!
270 /* up to 50 MHz we use a 1:1 clock */
271 #define CONFIG_SYS_PLPRCR ( (4 << PLPRCR_MF_SHIFT) | PLPRCR_TEXPS | PLPRCR_SPLSS | PLPRCR_TMIST)
273 /*-----------------------------------------------------------------------
274 * SCCR - System Clock and reset Control Register 15-27
275 *-----------------------------------------------------------------------
276 * Set clock output, timebase and RTC source and divider,
277 * power management and some other internal clocks
279 #define SCCR_MASK SCCR_EBDF00
280 /* up to 50 MHz we use a 1:1 clock */
281 #define CONFIG_SYS_SCCR (SCCR_COM00 | SCCR_TBS)
283 /*-----------------------------------------------------------------------
285 *-----------------------------------------------------------------------
288 #define CONFIG_SYS_PCMCIA_MEM_ADDR (0xE0000000)
289 #define CONFIG_SYS_PCMCIA_MEM_SIZE ( 64 << 20 )
290 #define CONFIG_SYS_PCMCIA_DMA_ADDR (0xE4000000)
291 #define CONFIG_SYS_PCMCIA_DMA_SIZE ( 64 << 20 )
292 #define CONFIG_SYS_PCMCIA_ATTRB_ADDR (0xE8000000)
293 #define CONFIG_SYS_PCMCIA_ATTRB_SIZE ( 64 << 20 )
294 #define CONFIG_SYS_PCMCIA_IO_ADDR (0xEC000000)
295 #define CONFIG_SYS_PCMCIA_IO_SIZE ( 64 << 20 )
297 /*-----------------------------------------------------------------------
298 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
299 *-----------------------------------------------------------------------
302 #define CONFIG_IDE_PREINIT 1 /* Use preinit IDE hook */
303 #define CONFIG_IDE_8xx_PCCARD 1 /* Use IDE with PC Card Adapter */
305 #undef CONFIG_IDE_8xx_DIRECT /* Direct IDE not supported */
306 #undef CONFIG_IDE_LED /* LED for ide not supported */
307 #undef CONFIG_IDE_RESET /* reset for ide not supported */
309 #define CONFIG_SYS_IDE_MAXBUS 1 /* max. 1 IDE bus */
310 #define CONFIG_SYS_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
312 #define CONFIG_SYS_ATA_IDE0_OFFSET 0x0000
314 #define CONFIG_SYS_ATA_BASE_ADDR CONFIG_SYS_PCMCIA_MEM_ADDR
316 /* Offset for data I/O */
317 #define CONFIG_SYS_ATA_DATA_OFFSET (CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
319 /* Offset for normal register accesses */
320 #define CONFIG_SYS_ATA_REG_OFFSET (2 * CONFIG_SYS_PCMCIA_MEM_SIZE + 0x320)
322 /* Offset for alternate registers */
323 #define CONFIG_SYS_ATA_ALT_OFFSET 0x0100
325 /*-----------------------------------------------------------------------
327 *-----------------------------------------------------------------------
330 /* #define CONFIG_SYS_DER 0x2002000F */
331 #define CONFIG_SYS_DER 0
334 * Init Memory Controller:
336 * BR0 and OR0 (FLASH)
339 #define FLASH_BASE_PRELIM 0xFE000000 /* FLASH base */
340 #define CONFIG_SYS_PRELIM_OR_AM 0xFE000000 /* OR addr mask */
342 /* FLASH timing: ACS = 0, TRLX = 0, CSNT = 0, SCY = 4, ETHR = 0, BIH = 1 */
343 #define CONFIG_SYS_OR_TIMING_FLASH (OR_SCY_4_CLK | OR_BI)
345 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
346 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE_PRELIM & BR_BA_MSK) | BR_V)
349 * BR1 and OR1 (SDRAM)
352 #define SDRAM_BASE_PRELIM 0x00000000 /* SDRAM base */
353 #define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */
355 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
356 #define CONFIG_SYS_OR_TIMING_SDRAM 0x00000E00
358 #define CONFIG_SYS_OR1_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_SDRAM )
359 #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
361 /* RPXLITE mem setting */
362 #define CONFIG_SYS_BR3_PRELIM 0xFA400001 /* BCSR */
363 #define CONFIG_SYS_OR3_PRELIM 0xff7f8970
364 #define CONFIG_SYS_BR4_PRELIM 0xFA000401 /* NVRAM&SRAM */
365 #define CONFIG_SYS_OR4_PRELIM 0xFFF80970
367 /* ECCX CS settings */
368 #define SED13806_OR 0xFFC00108 /* - 4 Mo
371 #define SED13806_REG_ADDR 0xa0000000
372 #define SED13806_ACCES 0x801 /* 16 bit access */
375 /* Global definitions for the ECCX board */
376 #define ECCX_CSR_ADDR (0xfac00000)
377 #define ECCX_CSR8_OFFSET (0x8)
378 #define ECCX_CSR11_OFFSET (0xB)
379 #define ECCX_CSR12_OFFSET (0xC)
381 #define ECCX_CSR8 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR8_OFFSET)
382 #define ECCX_CSR11 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR11_OFFSET)
383 #define ECCX_CSR12 (volatile unsigned char *)(ECCX_CSR_ADDR + ECCX_CSR12_OFFSET)
386 #define REG_GPIO_CTRL 0x008
388 /* Definitions for CSR8 */
389 #define ECCX_ENEPSON 0x80 /* Bit 0:
390 0= disable and reset SED1386
392 /* Bit 1: 0= SED1386 in Big Endian mode */
393 /* 1= SED1386 in little endian mode */
397 /* Bit 2,3: Selection */
399 /* 01 = CS2 is used for the SED1386 */
400 /* 10 = CS5 is used for the SED1386 */
402 #define ECCX_CS2 0x10
403 #define ECCX_CS5 0x20
405 /* Definitions for CSR12 */
407 #define ECCX_860 0x01
410 * Memory Periodic Timer Prescaler
413 /* periodic timer for refresh */
414 #define CONFIG_SYS_MAMR_PTA 58
417 * Refresh clock Prescalar
419 #define CONFIG_SYS_MPTPR MPTPR_PTP_DIV8
422 * MAMR settings for SDRAM
425 /* 10 column SDRAM */
426 #define CONFIG_SYS_MAMR_10COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
427 MAMR_AMA_TYPE_2 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A12 | \
428 MAMR_GPL_A4DIS | MAMR_RLFA_4X | MAMR_WLFA_3X | MAMR_TLFA_16X)
430 /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
431 /* Configuration variable added by yooth. */
432 /*%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%%% */
437 * Board Status and Control Registers
441 #define BCSR0 0xFA400000
442 #define BCSR1 0xFA400001
443 #define BCSR2 0xFA400002
444 #define BCSR3 0xFA400003
446 #define BCSR0_ENMONXCVR 0x01 /* Monitor XVCR Control */
447 #define BCSR0_ENNVRAM 0x02 /* CS4# Control */
448 #define BCSR0_LED5 0x04 /* LED5 control 0='on' 1='off' */
449 #define BCSR0_LED4 0x08 /* LED4 control 0='on' 1='off' */
450 #define BCSR0_FULLDPLX 0x10 /* Ethernet XCVR Control */
451 #define BCSR0_COLTEST 0x20
452 #define BCSR0_ETHLPBK 0x40
453 #define BCSR0_ETHEN 0x80
455 #define BCSR1_PCVCTL7 0x01 /* PC Slot B Control */
456 #define BCSR1_PCVCTL6 0x02
457 #define BCSR1_PCVCTL5 0x04
458 #define BCSR1_PCVCTL4 0x08
459 #define BCSR1_IPB5SEL 0x10
461 #define BCSR2_MIIRST 0x80
462 #define BCSR2_MIIPWRDWN 0x40
463 #define BCSR2_MIICTL 0x08
465 #define BCSR3_BWRTC 0x01 /* Real Time Clock Battery */
466 #define BCSR3_BWNVR 0x02 /* NVRAM Battery */
467 #define BCSR3_RDY_BSY 0x04 /* Flash Operation */
468 #define BCSR3_RPXL 0x08 /* Reserved (reads back '1') */
469 #define BCSR3_D27 0x10 /* Dip Switch settings */
470 #define BCSR3_D26 0x20
471 #define BCSR3_D25 0x40
472 #define BCSR3_D24 0x80
476 * Environment setting
479 /* #define CONFIG_ETHADDR 00:10:EC:00:2C:A2 */
480 /* #define CONFIG_IPADDR 10.10.106.1 */
481 /* #define CONFIG_SERVERIP 10.10.104.11 */
483 #endif /* __CONFIG_H */