2 * (C) Copyright 2000, 2001
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * Modified by Udi Finkelstein udif@udif.com
6 * For the RBC823 board.
8 * See file CREDITS for list of people who contributed to this
11 * This program is free software; you can redistribute it and/or
12 * modify it under the terms of the GNU General Public License as
13 * published by the Free Software Foundation; either version 2 of
14 * the License, or (at your option) any later version.
16 * This program is distributed in the hope that it will be useful,
17 * but WITHOUT ANY WARRANTY; without even the implied warranty of
18 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
19 * GNU General Public License for more details.
21 * You should have received a copy of the GNU General Public License
22 * along with this program; if not, write to the Free Software
23 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
28 * board/config.h - configuration options, board specific
35 * High Level Configuration Options
39 #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
40 #define CONFIG_RBC823 1 /* ...on a RBC823 module */
45 #define CONFIG_LAST_STAGE_INIT
47 #define CONFIG_KEYBOARD 1 /* This board has a custom keybpard */
48 #define CONFIG_LCD 1 /* use LCD controller ... */
49 #define CONFIG_HITACHI_SP19X001_Z1A /* The LCD type we use */
51 #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
52 #undef CONFIG_8xx_CONS_SMC1
53 #undef CONFIG_8xx_CONS_NONE
54 #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
56 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
58 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
61 #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
62 #define CONFIG_8xx_GCLK_FREQ 48000000L
64 #define CONFIG_PREBOOT "echo;echo Type \"run flash_nfs\" to mount root filesystem over NFS;echo"
66 #undef CONFIG_BOOTARGS
67 #define CONFIG_BOOTCOMMAND \
69 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
70 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
73 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
74 #undef CFG_LOADS_BAUD_CHANGE /* don't allow baudrate change */
76 #undef CONFIG_WATCHDOG /* watchdog disabled */
78 #define CONFIG_STATUS_LED 1 /* Status LED enabled */
80 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
82 #define CONFIG_BOOTP_MASK (CONFIG_BOOTP_DEFAULT | CONFIG_BOOTP_BOOTFILESIZE)
84 #undef CONFIG_MAC_PARTITION
85 #define CONFIG_DOS_PARTITION
87 #undef CONFIG_RTC_MPC8xx /* don't use internal RTC of MPC8xx (no battery) */
89 #define CONFIG_HARD_I2C
90 #define CFG_I2C_SPEED 40000
91 #define CFG_I2C_SLAVE 0xfe
92 #define CFG_I2C_EEPROM_ADDR 0x50
93 #define CFG_I2C_EEPROM_ADDR_LEN 1
94 #define CFG_EEPROM_WRITE_BITS 4
95 #define CFG_EEPROM_WRITE_DELAY_MS 10
97 #define CONFIG_COMMANDS ( CFG_CMD_ALL & \
116 ~CFG_CMD_SETGETDCR & \
119 ~CFG_CMD_UNIVERSE & \
124 /* this must be included AFTER the definition of CONFIG_COMMANDS (if any) */
125 #include <cmd_confdefs.h>
128 * Miscellaneous configurable options
130 #define CFG_LONGHELP /* undef to save memory */
131 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
132 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
133 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
135 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
137 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
138 #define CFG_MAXARGS 16 /* max number of command args */
139 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
141 #define CFG_MEMTEST_START 0x0400000 /* memtest works on */
142 #define CFG_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
144 #define CFG_LOAD_ADDR 0x0100000 /* default load address */
146 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
148 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200 }
151 * Low Level Configuration Settings
152 * (address mappings, register initial values, etc.)
153 * You should know what you are doing if you make changes here.
155 /*-----------------------------------------------------------------------
156 * Internal Memory Mapped Register
158 #define CFG_IMMR 0xFF000000
160 /*-----------------------------------------------------------------------
161 * Definitions for initial stack pointer and data area (in DPRAM)
163 #define CFG_INIT_RAM_ADDR CFG_IMMR
164 #define CFG_INIT_RAM_END 0x2F00 /* End of used area in DPRAM */
165 #define CFG_GBL_DATA_SIZE 64 /* size in bytes reserved for initial data */
166 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
167 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
169 /*-----------------------------------------------------------------------
170 * Start addresses for the final memory configuration
171 * (Set up by the startup code)
172 * Please note that CFG_SDRAM_BASE _must_ start at 0
174 #define CFG_SDRAM_BASE 0x00000000
175 #define CFG_FLASH_BASE 0xFFF00000
177 #define CFG_MONITOR_LEN (384 << 10) /* Reserve 256 kB for Monitor */
179 #define CFG_MONITOR_LEN (384 << 10) /* Reserve 192 kB for Monitor */
181 #define CFG_MONITOR_BASE CFG_FLASH_BASE
182 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
185 * For booting Linux, the board info and command line data
186 * have to be in the first 8 MB of memory, since this is
187 * the maximum mapped by the Linux kernel during initialization.
189 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
191 /*-----------------------------------------------------------------------
194 #define CFG_MAX_FLASH_BANKS 1 /* max number of memory banks */
195 #define CFG_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
197 #define CFG_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
198 #define CFG_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
200 #define CFG_ENV_IS_IN_FLASH 1
201 #define CFG_ENV_OFFSET 0x10000 /* Offset of Environment Sector */
202 #define CFG_ENV_SIZE 0x10000 /* Total Size of Environment Sector */
204 /*-----------------------------------------------------------------------
205 * Cache Configuration
207 #define CFG_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
208 #if (CONFIG_COMMANDS & CFG_CMD_KGDB)
209 #define CFG_CACHELINE_SHIFT 4 /* log base 2 of the above value */
212 /*-----------------------------------------------------------------------
213 * SYPCR - System Protection Control 11-9
214 * SYPCR can only be written once after reset!
215 *-----------------------------------------------------------------------
216 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
218 #if defined(CONFIG_WATCHDOG)
219 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
220 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
223 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
225 #define CFG_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWRI | SYPCR_SWP)
228 /*-----------------------------------------------------------------------
229 * SIUMCR - SIU Module Configuration 11-6
230 *-----------------------------------------------------------------------
231 * PCMCIA config., multi-function pin tri-state
233 #define CFG_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC00 | SIUMCR_FRC)
235 /*-----------------------------------------------------------------------
236 * TBSCR - Time Base Status and Control 11-26
237 *-----------------------------------------------------------------------
238 * Clear Reference Interrupt Status, Timebase freezing enabled
240 #define CFG_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
242 /*-----------------------------------------------------------------------
243 * RTCSC - Real-Time Clock Status and Control Register 11-27
244 *-----------------------------------------------------------------------
246 #define CFG_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
248 /*-----------------------------------------------------------------------
249 * PISCR - Periodic Interrupt Status and Control 11-31
250 *-----------------------------------------------------------------------
251 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
253 #define CFG_PISCR (PISCR_PS | PISCR_PITF)
255 /*-----------------------------------------------------------------------
256 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
257 *-----------------------------------------------------------------------
258 * Reset PLL lock status sticky bit, timer expired status bit and timer
259 * interrupt status bit
264 * for 48 MHz, we use a 4 MHz clock * 12
267 ( (12-1)<<PLPRCR_MF_SHIFT | PLPRCR_TEXPS | PLPRCR_LOLRE )
269 /*-----------------------------------------------------------------------
270 * SCCR - System Clock and reset Control Register 15-27
271 *-----------------------------------------------------------------------
272 * Set clock output, timebase and RTC source and divider,
273 * power management and some other internal clocks
275 #define SCCR_MASK SCCR_EBDF11
276 #define CFG_SCCR (SCCR_RTDIV | SCCR_RTSEL | SCCR_CRQEN | \
277 SCCR_PRQEN | SCCR_EBDF00 | \
278 SCCR_COM01 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
279 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD001 | \
283 /*-----------------------------------------------------------------------
285 *-----------------------------------------------------------------------
288 #define CFG_PCMCIA_MEM_ADDR (0xE0000000)
289 #define CFG_PCMCIA_MEM_SIZE ( 64 << 20 )
290 #define CFG_PCMCIA_DMA_ADDR (0xE4000000)
291 #define CFG_PCMCIA_DMA_SIZE ( 64 << 20 )
292 #define CFG_PCMCIA_ATTRB_ADDR (0xE8000000)
293 #define CFG_PCMCIA_ATTRB_SIZE ( 64 << 20 )
294 #define CFG_PCMCIA_IO_ADDR (0xEC000000)
295 #define CFG_PCMCIA_IO_SIZE ( 64 << 20 )
297 /*-----------------------------------------------------------------------
298 * IDE/ATA stuff (Supports IDE harddisk on PCMCIA Adapter)
299 *-----------------------------------------------------------------------
302 #define CONFIG_IDE_PCCARD 1 /* Use IDE with PC Card Adapter */
304 #undef CONFIG_IDE_PCMCIA /* Direct IDE not supported */
305 #undef CONFIG_IDE_LED /* LED for ide not supported */
306 #undef CONFIG_IDE_RESET /* reset for ide not supported */
308 #define CFG_IDE_MAXBUS 1 /* max. 1 IDE bus */
309 #define CFG_IDE_MAXDEVICE 1 /* max. 1 drive per IDE bus */
311 #define CFG_ATA_IDE0_OFFSET 0x0000
313 #define CFG_ATA_BASE_ADDR CFG_PCMCIA_MEM_ADDR
315 /* Offset for data I/O */
316 #define CFG_ATA_DATA_OFFSET (CFG_PCMCIA_MEM_SIZE + 0x320)
318 /* Offset for normal register accesses */
319 #define CFG_ATA_REG_OFFSET (2 * CFG_PCMCIA_MEM_SIZE + 0x320)
321 /* Offset for alternate registers */
322 #define CFG_ATA_ALT_OFFSET 0x0100
326 /************************************************************
327 * Disk-On-Chip configuration
328 ************************************************************/
329 #define CFG_MAX_DOC_DEVICE 1 /* Max number of DOC devices */
330 #define CFG_DOC_SHORT_TIMEOUT
331 #define CFG_DOC_SUPPORT_2000
332 #define CFG_DOC_SUPPORT_MILLENNIUM
334 /*-----------------------------------------------------------------------
336 *-----------------------------------------------------------------------
339 /*#define CFG_DER 0x2002000F*/
343 * Init Memory Controller:
345 * BR0/1 and OR0/1 (FLASH)
348 #define FLASH_BASE0_PRELIM 0xFFF00000 /* FLASH bank #0 */
349 #define FLASH_BASE1_PRELIM 0x04000000 /* D.O.C Millenium */
351 /* used to re-map FLASH both when starting from SRAM or FLASH:
352 * restrict access enough to keep SRAM working (if any)
353 * but not too much to meddle with FLASH accesses
355 #define CFG_PRELIM_OR_AM 0xFFF80000 /* OR addr mask */
357 /* FLASH timing: ACS = 00, TRLX = 0, CSNT = 1, SCY = 7, EHTR = 1 */
358 #define CFG_OR_TIMING_FLASH (OR_ACS_DIV1 | OR_BI | OR_SCY_7_CLK | OR_EHTR)
360 #define CFG_OR_TIMING_MSYS (OR_ACS_DIV1 | OR_BI)
362 #define CFG_OR0_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_FLASH)
363 #define CFG_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V)
365 #define CFG_OR1_PRELIM (CFG_PRELIM_OR_AM | CFG_OR_TIMING_MSYS)
366 #define CFG_BR1_PRELIM ((FLASH_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMB | \
370 * BR4 and OR4 (SDRAM)
373 #define SDRAM_BASE4_PRELIM 0x00000000 /* SDRAM bank #0 */
374 #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
379 #define CFG_OR_TIMING_SDRAM (OR_CSNT_SAM)
381 #define CFG_OR4_PRELIM (~(SDRAM_MAX_SIZE-1) | CFG_OR_TIMING_SDRAM )
382 #define CFG_BR4_PRELIM ((SDRAM_BASE4_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
385 * Memory Periodic Timer Prescaler
388 /* periodic timer for refresh */
389 #define CFG_MAMR_PTA 187 /* start with divider for 48 MHz */
391 /* refresh rate 15.6 us (= 64 ms / 4K = 62.4 / quad bursts) for <= 128 MBit */
392 #define CFG_MPTPR_2BK_4K MPTPR_PTP_DIV16 /* setting for 2 banks */
393 #define CFG_MPTPR_1BK_4K MPTPR_PTP_DIV32 /* setting for 1 bank */
395 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
396 #define CFG_MPTPR_2BK_8K MPTPR_PTP_DIV8 /* setting for 2 banks */
397 #define CFG_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
400 * MAMR settings for SDRAM
404 #define CFG_MAMR_8COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
405 MAMR_AMA_TYPE_0 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A11 | \
406 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
408 #define CFG_MAMR_9COL ((CFG_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
409 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
410 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
414 * Internal Definitions
418 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
419 #define BOOTFLAG_WARM 0x02 /* Software reboot */
425 /* No command line, one static partition, whole device */
426 #undef CONFIG_JFFS2_CMDLINE
427 #define CONFIG_JFFS2_DEV "nor0"
428 #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
429 #define CONFIG_JFFS2_PART_OFFSET 0x00000000
431 /* mtdparts command line support */
432 /* Note: fake mtd_id used, no linux mtd map file */
434 #define CONFIG_JFFS2_CMDLINE
435 #define MTDIDS_DEFAULT ""
436 #define MTDPARTS_DEFAULT ""
439 #endif /* __CONFIG_H */