3 * Josh Huber <huber@mclx.com>, Mission Critical Linux, Inc.
5 * See file CREDITS for list of people who contributed to this
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License as
10 * published by the Free Software Foundation; either version 2 of
11 * the License, or (at your option) any later version.
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software
20 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
25 * board/config.h - configuration options, board specific
32 #include <galileo/core.h>
35 #include "../board/evb64260/local.h"
38 * High Level Configuration Options
42 #define CONFIG_P3G4 1 /* this is a P3G4 board */
43 #define CONFIG_SYS_GT_6426x GT_64260 /* with a 64260 system controller */
45 #define CONFIG_SYS_TEXT_BASE 0xfff00000
47 #define CONFIG_BAUDRATE 115200 /* console baudrate = 115200 */
49 #undef CONFIG_ECC /* enable ECC support */
50 /* #define CONFIG_EVB64260_750CX 1 */ /* Support the EVB-64260-750CX Board */
52 /* which initialization functions to call for this board */
53 #define CONFIG_MISC_INIT_R 1
54 #define CONFIG_BOARD_EARLY_INIT_F 1
56 #define CONFIG_SYS_BOARD_NAME "P3G4"
58 #undef CONFIG_SYS_HUSH_PARSER
61 * The following defines let you select what serial you want to use
62 * for your console driver.
64 * to use the MPSC, #define CONFIG_MPSC. If you have wired up another
65 * mpsc channel, change CONFIG_MPSC_PORT to the desired value.
68 #define CONFIG_MPSC_PORT 0
71 /* define this if you want to enable GT MAC filtering */
72 #define CONFIG_GT_USE_MAC_HASH_TABLE
74 #undef CONFIG_ETHER_PORT_MII /* use RMII */
77 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
79 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
81 #define CONFIG_ZERO_BOOTDELAY_CHECK
83 #define CONFIG_PREBOOT "echo;" \
84 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
87 #undef CONFIG_BOOTARGS
89 #define CONFIG_EXTRA_ENV_SETTINGS \
92 "nfsargs=setenv bootargs root=/dev/nfs rw " \
93 "nfsroot=${serverip}:${rootpath}\0" \
94 "ramargs=setenv bootargs root=/dev/ram rw\0" \
95 "addip=setenv bootargs ${bootargs} " \
96 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
97 ":${hostname}:${netdev}:off panic=1\0" \
98 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
99 "flash_nfs=run nfsargs addip addtty;" \
100 "bootm ${kernel_addr}\0" \
101 "flash_self=run ramargs addip addtty;" \
102 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
103 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
105 "rootpath=/opt/eldk/ppc_74xx\0" \
106 "bootfile=/tftpboot/p3g4/uImage\0" \
107 "kernel_addr=ff000000\0" \
108 "ramdisk_addr=ff010000\0" \
109 "load=tftp 100000 /tftpboot/p3g4/u-boot.bin\0" \
110 "update=protect off fff00000 fff3ffff;era fff00000 fff3ffff;" \
111 "cp.b 100000 fff00000 ${filesize};" \
112 "setenv filesize;saveenv\0" \
113 "upd=run load update\0" \
115 #define CONFIG_BOOTCOMMAND "run flash_self"
117 #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
118 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate changes */
120 #undef CONFIG_WATCHDOG /* watchdog disabled */
121 #undef CONFIG_ALTIVEC /* undef to disable */
126 #define CONFIG_BOOTP_SUBNETMASK
127 #define CONFIG_BOOTP_GATEWAY
128 #define CONFIG_BOOTP_HOSTNAME
129 #define CONFIG_BOOTP_BOOTPATH
130 #define CONFIG_BOOTP_BOOTFILESIZE
133 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
137 * Command line configuration.
139 #include <config_cmd_default.h>
141 #define CONFIG_CMD_ASKENV
142 #define CONFIG_CMD_DHCP
143 #define CONFIG_CMD_PCI
144 #define CONFIG_CMD_ELF
145 #define CONFIG_CMD_MII
146 #define CONFIG_CMD_PING
147 #define CONFIG_CMD_UNIVERSE
148 #define CONFIG_CMD_BSP
152 * Miscellaneous configurable options
154 #define CONFIG_SYS_LONGHELP /* undef to save memory */
155 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
156 #if defined(CONFIG_CMD_KGDB)
157 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
159 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
161 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
162 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
163 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
165 #define CONFIG_SYS_MEMTEST_START 0x00400000 /* memtest works on */
166 #define CONFIG_SYS_MEMTEST_END 0x00C00000 /* 4 ... 12 MB in DRAM */
168 #define CONFIG_SYS_LOAD_ADDR 0x00300000 /* default load address */
170 #define CONFIG_SYS_HZ 1000 /* decr freq: 1ms ticks */
171 #define CONFIG_SYS_BUS_CLK 133000000 /* 133 MHz */
173 #define CONFIG_SYS_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
177 * Low Level Configuration Settings
178 * (address mappings, register initial values, etc.)
179 * You should know what you are doing if you make changes here.
182 /*-----------------------------------------------------------------------
183 * Definitions for initial stack pointer and data area
185 #define CONFIG_SYS_INIT_RAM_ADDR 0x40000000
186 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000
187 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
188 #define CONFIG_SYS_INIT_RAM_LOCK
191 /*-----------------------------------------------------------------------
192 * Start addresses for the final memory configuration
193 * (Set up by the startup code)
194 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
196 #define CONFIG_SYS_SDRAM_BASE 0x00000000
197 #define CONFIG_SYS_FLASH_BASE 0xff000000
198 #define CONFIG_SYS_RESET_ADDRESS 0xfff00100
199 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
200 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
201 #define CONFIG_SYS_MALLOC_LEN (256 << 10) /* Reserve 256 kB for malloc */
203 /* areas to map different things with the GT in physical space */
204 #define CONFIG_SYS_DRAM_BANKS 1
205 #define CONFIG_SYS_DFL_GT_REGS 0x14000000 /* boot time GT_REGS */
207 /* What to put in the bats. */
208 #define CONFIG_SYS_MISC_REGION_BASE 0xf0000000
210 /* Peripheral Device section */
211 #define CONFIG_SYS_GT_REGS 0xf8000000
212 #define CONFIG_SYS_DEV_BASE 0xff000000
214 #define CONFIG_SYS_DEV0_SPACE CONFIG_SYS_DEV_BASE
215 #define CONFIG_SYS_DEV1_SPACE (CONFIG_SYS_DEV0_SPACE + CONFIG_SYS_DEV0_SIZE)
216 #define CONFIG_SYS_DEV2_SPACE (CONFIG_SYS_DEV1_SPACE + CONFIG_SYS_DEV1_SIZE)
217 #define CONFIG_SYS_DEV3_SPACE (CONFIG_SYS_DEV2_SPACE + CONFIG_SYS_DEV2_SIZE)
219 #define CONFIG_SYS_DEV0_SIZE _8M /* Flash bank */
220 #define CONFIG_SYS_DEV1_SIZE 0 /* unused */
221 #define CONFIG_SYS_DEV2_SIZE 0 /* unused */
222 #define CONFIG_SYS_DEV3_SIZE 0 /* unused */
224 #define CONFIG_SYS_16BIT_BOOT_PAR 0xc01b5e7c
225 #define CONFIG_SYS_DEV0_PAR CONFIG_SYS_16BIT_BOOT_PAR
227 #if 0 /* Wrong?? NTL */
228 #define CONFIG_SYS_MPP_CONTROL_0 0x53541717 /* InitAct EOT[4] DBurst TCEn[1] */
229 /* DMAAck[1:0] GNT0[1:0] */
231 #define CONFIG_SYS_MPP_CONTROL_0 0x53547777 /* InitAct EOT[4] DBurst TCEn[1] */
232 /* REQ0[1:0] GNT0[1:0] */
234 #define CONFIG_SYS_MPP_CONTROL_1 0x44009911 /* TCEn[4] TCTcnt[4] GPP[13:12] */
235 /* DMAReq[4] DMAAck[4] WDNMI WDE */
236 #if 0 /* Wrong?? NTL */
237 #define CONFIG_SYS_MPP_CONTROL_2 0x40091818 /* TCTcnt[0] GPP[22:21] BClkIn */
238 /* DMAAck[1:0] GNT1[1:0] */
240 #define CONFIG_SYS_MPP_CONTROL_2 0x40098888 /* TCTcnt[0] */
241 /* GPP[22] (RS232IntB or PCI1Int) */
242 /* GPP[21] (RS323IntA) */
244 /* REQ1[1:0] GNT1[1:0] */
247 #if 0 /* Wrong?? NTL */
248 # define CONFIG_SYS_MPP_CONTROL_3 0x00090066 /* GPP[31:29] BClkOut0 */
249 /* GPP[27:26] Int[1:0] */
251 # define CONFIG_SYS_MPP_CONTROL_3 0x22090066 /* MREQ MGNT */
252 /* GPP[29] (PCI1Int) */
254 /* GPP[27] (PCI0Int) */
255 /* GPP[26] (RtcInt or PCI1Int) */
259 #define CONFIG_SYS_SERIAL_PORT_MUX 0x00001102 /* 11=MPSC1/MPSC0 02=ETH 0 and 2 RMII */
261 #if 0 /* Wrong?? - NTL */
262 # define CONFIG_SYS_GPP_LEVEL_CONTROL 0x000002c6
264 # define CONFIG_SYS_GPP_LEVEL_CONTROL 0x2c600000 /* 0010 1100 0110 0000 */
269 # define CONFIG_SYS_SDRAM_CONFIG 0xd8e18200 /* 0x448 */
270 /* idmas use buffer 1,1
274 normal load (see also ifdef HVL)
275 standard SDRAM (see also ifdef REG)
276 non staggered refresh */
277 /* 31:26 25 23 20 19 18 16 */
278 /* 110110 00 111 0 0 00 1 */
279 /* refresh_count=0x200
280 phisical interleaving disable
281 virtual interleaving enable */
287 #define CONFIG_SYS_DUART_IO CONFIG_SYS_DEV2_SPACE
288 #define CONFIG_SYS_DUART_CHAN 1 /* channel to use for console */
290 #undef CONFIG_SYS_INIT_CHAN1
291 #undef CONFIG_SYS_INIT_CHAN2
293 #define SRAM_BASE CONFIG_SYS_DEV0_SPACE
294 #define SRAM_SIZE 0x00100000 /* 1 MB of sram */
298 /*-----------------------------------------------------------------------
300 *-----------------------------------------------------------------------
303 #define PCI_HOST_ADAPTER 0 /* configure ar pci adapter */
304 #define PCI_HOST_FORCE 1 /* configure as pci host */
305 #define PCI_HOST_AUTO 2 /* detected via arbiter enable */
307 #define CONFIG_PCI /* include pci support */
308 #define CONFIG_PCI_HOST PCI_HOST_FORCE /* select pci host function */
309 #define CONFIG_PCI_PNP /* do pci plug-and-play */
311 /* PCI MEMORY MAP section */
312 #define CONFIG_SYS_PCI0_MEM_BASE 0x80000000
313 #define CONFIG_SYS_PCI0_MEM_SIZE _128M
314 #define CONFIG_SYS_PCI0_0_MEM_SPACE (CONFIG_SYS_PCI0_MEM_BASE)
316 #define CONFIG_SYS_PCI1_MEM_BASE 0x88000000
317 #define CONFIG_SYS_PCI1_MEM_SIZE _128M
318 #define CONFIG_SYS_PCI1_0_MEM_SPACE (CONFIG_SYS_PCI1_MEM_BASE)
320 /* PCI I/O MAP section */
321 #define CONFIG_SYS_PCI0_IO_BASE 0xfa000000
322 #define CONFIG_SYS_PCI0_IO_SIZE _16M
323 #define CONFIG_SYS_PCI0_IO_SPACE (CONFIG_SYS_PCI0_IO_BASE)
324 #define CONFIG_SYS_PCI0_IO_SPACE_PCI 0x00000000
326 #define CONFIG_SYS_PCI1_IO_BASE 0xfb000000
327 #define CONFIG_SYS_PCI1_IO_SIZE _16M
328 #define CONFIG_SYS_PCI1_IO_SPACE (CONFIG_SYS_PCI1_IO_BASE)
329 #define CONFIG_SYS_PCI1_IO_SPACE_PCI 0x00000000
331 /*----------------------------------------------------------------------
332 * Initial BAT mappings
336 * 1) GUARDED and WRITE_THRU not allowed in IBATS
337 * 2) CACHEINHIBIT and WRITETHROUGH not allowed together in same BAT
341 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT)
342 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
343 #define CONFIG_SYS_DBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW | BATL_CACHEINHIBIT | BATL_GUARDEDSTORAGE)
344 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
347 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW | BATL_MEMCOHERENCE)
348 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_INIT_RAM_ADDR | BATU_BL_128K | BATU_VS | BATU_VP)
349 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
350 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
352 /* PCI0, PCI1 in one BAT */
353 #define CONFIG_SYS_IBAT2L BATL_NO_ACCESS
354 #define CONFIG_SYS_IBAT2U CONFIG_SYS_DBAT2U
355 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_PCI0_MEM_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
356 #define CONFIG_SYS_DBAT2U (CONFIG_SYS_PCI0_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
358 /* GT regs, bootrom, all the devices, PCI I/O */
359 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW)
360 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_MISC_REGION_BASE | BATU_VS | BATU_VP | BATU_BL_256M)
361 #define CONFIG_SYS_DBAT3L (CONFIG_SYS_MISC_REGION_BASE | BATL_CACHEINHIBIT | BATL_PP_RW | BATL_GUARDEDSTORAGE)
362 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
364 /* I2C speed and slave address (for compatability) defaults */
365 #define CONFIG_SYS_I2C_SPEED 400000
366 #define CONFIG_SYS_I2C_SLAVE 0x7F
368 /* I2C addresses for the two DIMM SPD chips */
369 #ifndef CONFIG_EVB64260_750CX
370 #define DIMM0_I2C_ADDR 0x56
371 #define DIMM1_I2C_ADDR 0x54
372 #else /* CONFIG_EVB64260_750CX - only has 1 DIMM */
373 #define DIMM0_I2C_ADDR 0x54
374 #define DIMM1_I2C_ADDR 0x54
378 * For booting Linux, the board info and command line data
379 * have to be in the first 8 MB of memory, since this is
380 * the maximum mapped by the Linux kernel during initialization.
382 #define CONFIG_SYS_BOOTMAPSZ (8<<20) /* Initial Memory map for Linux */
384 /*-----------------------------------------------------------------------
387 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
388 #define CONFIG_SYS_MAX_FLASH_SECT 67 /* max number of sectors on one chip */
390 #define CONFIG_SYS_EXTRA_FLASH_DEVICE BOOT_DEVICE
391 #define CONFIG_SYS_EXTRA_FLASH_WIDTH 2 /* 16 bit */
392 #define CONFIG_SYS_BOOT_FLASH_WIDTH 2 /* 16 bit */
394 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
395 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
396 #define CONFIG_SYS_FLASH_CFI 1
398 #define CONFIG_ENV_IS_IN_FLASH 1
399 #define CONFIG_ENV_SIZE 0x1000 /* Total Size of Environment Sector */
400 #define CONFIG_ENV_SECT_SIZE 0x20000
401 #define CONFIG_ENV_ADDR 0xFFFE0000
403 /*-----------------------------------------------------------------------
404 * Cache Configuration
406 #define CONFIG_SYS_CACHELINE_SIZE 32 /* For all MPC74xx CPUs */
407 #if defined(CONFIG_CMD_KGDB)
408 #define CONFIG_SYS_CACHELINE_SHIFT 5 /* log base 2 of the above value */
411 /*-----------------------------------------------------------------------
412 * L2CR setup -- make sure this is right for your board!
413 * look in include/74xx_7xx.h for the defines used here
416 #define CONFIG_SYS_L2
418 #define L2_INIT (L2CR_L2SIZ_2M | L2CR_L2CLK_3 | L2CR_L2RAM_BURST | \
419 L2CR_L2OH_5 | L2CR_L2CTL | L2CR_L2WT)
421 #define L2_ENABLE (L2_INIT | L2CR_L2E)
423 #define CONFIG_SYS_BOARD_ASM_INIT 1
426 #endif /* __CONFIG_H */