powerpc: Migrate SYS_L3_SIZE to Kconfig
[platform/kernel/u-boot.git] / include / configs / P2041RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2012 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * P2041 RDB board configuration file
9  * Also supports P2040 RDB
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #ifdef CONFIG_RAMBOOT_PBL
15 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_TEXT_BASE
16 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
17 #endif
18
19 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
20 /* Set 1M boot space */
21 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_TEXT_BASE & 0xfff00000)
22 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
24 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
25 #endif
26
27 /* High Level Configuration Options */
28
29 #ifndef CONFIG_RESET_VECTOR_ADDRESS
30 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
31 #endif
32
33 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
34
35 #define CONFIG_SYS_SRIO
36 #define CONFIG_SRIO1                    /* SRIO port 1 */
37 #define CONFIG_SRIO2                    /* SRIO port 2 */
38 #define CONFIG_SRIO_PCIE_BOOT_MASTER
39 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
40
41 #ifndef __ASSEMBLY__
42 #include <linux/stringify.h>
43 #endif
44
45 /*
46  * These can be toggled for performance analysis, otherwise use default.
47  */
48 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
49
50 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
51
52 /*
53  *  Config the L3 Cache as L3 SRAM
54  */
55 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
56 #ifdef CONFIG_PHYS_64BIT
57 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | \
58                 CONFIG_RAMBOOT_TEXT_BASE)
59 #else
60 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
61 #endif
62
63 #ifdef CONFIG_PHYS_64BIT
64 #define CONFIG_SYS_DCSRBAR              0xf0000000
65 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
66 #endif
67
68 /*
69  * DDR Setup
70  */
71 #define CONFIG_VERY_BIG_RAM
72 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
73 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
74
75 #define SPD_EEPROM_ADDRESS      0x52
76 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
77
78 /*
79  * Local Bus Definitions
80  */
81
82 /* Set the local bus clock 1/8 of platform clock */
83 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
84
85 /*
86  * This board doesn't have a promjet connector.
87  * However, it uses commone corenet board LAW and TLB.
88  * It is necessary to use the same start address with proper offset.
89  */
90 #define CONFIG_SYS_FLASH_BASE           0xe0000000
91 #ifdef CONFIG_PHYS_64BIT
92 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
93 #else
94 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
95 #endif
96
97 #define CONFIG_FSL_CPLD
98 #define CPLD_BASE               0xffdf0000      /* CPLD registers */
99 #ifdef CONFIG_PHYS_64BIT
100 #define CPLD_BASE_PHYS          0xfffdf0000ull
101 #else
102 #define CPLD_BASE_PHYS          CPLD_BASE
103 #endif
104
105 #define PIXIS_LBMAP_SWITCH      7
106 #define PIXIS_LBMAP_MASK        0xf0
107 #define PIXIS_LBMAP_SHIFT       4
108 #define PIXIS_LBMAP_ALTBANK     0x40
109
110 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
111
112 /* Nand Flash */
113 #ifdef CONFIG_NAND_FSL_ELBC
114 #define CONFIG_SYS_NAND_BASE            0xffa00000
115 #ifdef CONFIG_PHYS_64BIT
116 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
117 #else
118 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
119 #endif
120
121 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
122 #define CONFIG_SYS_MAX_NAND_DEVICE      1
123
124 /* NAND flash config */
125 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
126                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
127                                | BR_PS_8               /* Port Size = 8 bit */ \
128                                | BR_MS_FCM             /* MSEL = FCM */ \
129                                | BR_V)                 /* valid */
130 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
131                                | OR_FCM_PGS            /* Large Page*/ \
132                                | OR_FCM_CSCT \
133                                | OR_FCM_CST \
134                                | OR_FCM_CHT \
135                                | OR_FCM_SCY_1 \
136                                | OR_FCM_TRLX \
137                                | OR_FCM_EHTR)
138 #endif /* CONFIG_NAND_FSL_ELBC */
139
140 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
141
142 #define CONFIG_HWCONFIG
143
144 /* define to use L1 as initial stack */
145 #define CONFIG_L1_INIT_RAM
146 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* Initial L1 address */
147 #ifdef CONFIG_PHYS_64BIT
148 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
149 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
150 /* The assembler doesn't like typecast */
151 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
152         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
153           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
154 #else
155 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR
156 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
157 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
158 #endif
159 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
160
161 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
162
163 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
164
165 /* Serial Port - controlled on board with jumper J8
166  * open - index 2
167  * shorted - index 1
168  */
169 #define CONFIG_SYS_NS16550_SERIAL
170 #define CONFIG_SYS_NS16550_REG_SIZE     1
171 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
172
173 #define CONFIG_SYS_BAUDRATE_TABLE       \
174         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
175
176 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
177 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
178 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
179 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
180
181 /* I2C */
182
183
184 /*
185  * RapidIO
186  */
187 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
188 #ifdef CONFIG_PHYS_64BIT
189 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
190 #else
191 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
192 #endif
193 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
194
195 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
196 #ifdef CONFIG_PHYS_64BIT
197 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
198 #else
199 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
200 #endif
201 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
202
203 /*
204  * for slave u-boot IMAGE instored in master memory space,
205  * PHYS must be aligned based on the SIZE
206  */
207 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
208 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
209 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
210 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
211 /*
212  * for slave UCODE and ENV instored in master memory space,
213  * PHYS must be aligned based on the SIZE
214  */
215 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
216 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
217 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
218
219 /* slave core release by master*/
220 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
221 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
222
223 /*
224  * SRIO_PCIE_BOOT - SLAVE
225  */
226 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
227 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
228 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
229                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
230 #endif
231
232 /*
233  * eSPI - Enhanced SPI
234  */
235
236 /*
237  * General PCI
238  * Memory space is mapped 1-1, but I/O space must start from 0.
239  */
240
241 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
242 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
243 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
244 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
245 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
246
247 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
248 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
249 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
250 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
251 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
252
253 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
254 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
255 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
256 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
257 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
258
259 /* Qman/Bman */
260 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
261 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
262 #ifdef CONFIG_PHYS_64BIT
263 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
264 #else
265 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
266 #endif
267 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
268 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
269 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
270 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
271 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
272 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
273                                         CONFIG_SYS_BMAN_CENA_SIZE)
274 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
275 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
276 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
277 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
278 #ifdef CONFIG_PHYS_64BIT
279 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
280 #else
281 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
282 #endif
283 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
284 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
285 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
286 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
287 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
288 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
289                                         CONFIG_SYS_QMAN_CENA_SIZE)
290 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
291 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
292
293 #define CONFIG_SYS_DPAA_FMAN
294 #define CONFIG_SYS_DPAA_PME
295
296 #ifdef CONFIG_FMAN_ENET
297 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x2
298 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x3
299 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x4
300 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1
301 #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR  0x0
302
303 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
304 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
305 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
306 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
307
308 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  0
309
310 #define CONFIG_SYS_TBIPA_VALUE  8
311 #endif
312
313 /*
314  * Environment
315  */
316 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
317 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
318
319 #ifdef CONFIG_MMC
320 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
321 #endif
322
323 /*
324  * Miscellaneous configurable options
325  */
326
327 /*
328  * For booting Linux, the board info and command line data
329  * have to be in the first 64 MB of memory, since this is
330  * the maximum mapped by the Linux kernel during initialization.
331  */
332 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory for Linux */
333
334 /*
335  * Environment Configuration
336  */
337 #define CONFIG_ROOTPATH         "/opt/nfsroot"
338 #define CONFIG_UBOOTPATH        u-boot.bin
339
340 #define __USB_PHY_TYPE  utmi
341
342 #define CONFIG_EXTRA_ENV_SETTINGS                               \
343         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
344         "bank_intlv=cs0_cs1\0"                                  \
345         "netdev=eth0\0"                                         \
346         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"                     \
347         "ubootaddr=" __stringify(CONFIG_TEXT_BASE) "\0"         \
348         "tftpflash=tftpboot $loadaddr $uboot && "               \
349         "protect off $ubootaddr +$filesize && "                 \
350         "erase $ubootaddr +$filesize && "                       \
351         "cp.b $loadaddr $ubootaddr $filesize && "               \
352         "protect on $ubootaddr +$filesize && "                  \
353         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
354         "consoledev=ttyS0\0"                                    \
355         "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"                \
356         "usb_dr_mode=host\0"                                    \
357         "ramdiskaddr=2000000\0"                                 \
358         "ramdiskfile=p2041rdb/ramdisk.uboot\0"                  \
359         "fdtaddr=1e00000\0"                                     \
360         "fdtfile=p2041rdb/p2041rdb.dtb\0"                       \
361         "bdev=sda3\0"
362
363 #include <asm/fsl_secure_boot.h>
364
365 #endif  /* __CONFIG_H */