Convert CONFIG_SYS_FLASH_EMPTY_INFO to Kconfig
[platform/kernel/u-boot.git] / include / configs / P2041RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2012 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * P2041 RDB board configuration file
9  * Also supports P2040 RDB
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #ifdef CONFIG_RAMBOOT_PBL
15 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
16 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
17 #endif
18
19 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
20 /* Set 1M boot space */
21 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
22 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
24 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
25 #endif
26
27 /* High Level Configuration Options */
28
29 #ifndef CONFIG_RESET_VECTOR_ADDRESS
30 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
31 #endif
32
33 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
34
35 #define CONFIG_SYS_SRIO
36 #define CONFIG_SRIO1                    /* SRIO port 1 */
37 #define CONFIG_SRIO2                    /* SRIO port 2 */
38 #define CONFIG_SRIO_PCIE_BOOT_MASTER
39 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
40
41 #ifndef __ASSEMBLY__
42 #include <linux/stringify.h>
43 #endif
44
45 /*
46  * These can be toggled for performance analysis, otherwise use default.
47  */
48 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
49
50 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
51
52 /*
53  *  Config the L3 Cache as L3 SRAM
54  */
55 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
56 #ifdef CONFIG_PHYS_64BIT
57 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | \
58                 CONFIG_RAMBOOT_TEXT_BASE)
59 #else
60 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
61 #endif
62 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
63 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
64
65 #ifdef CONFIG_PHYS_64BIT
66 #define CONFIG_SYS_DCSRBAR              0xf0000000
67 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
68 #endif
69
70 /* EEPROM */
71 #define CONFIG_SYS_I2C_EEPROM_NXID
72 #define CONFIG_SYS_EEPROM_BUS_NUM       0
73
74 /*
75  * DDR Setup
76  */
77 #define CONFIG_VERY_BIG_RAM
78 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
79 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
80
81 #define SPD_EEPROM_ADDRESS      0x52
82 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
83
84 /*
85  * Local Bus Definitions
86  */
87
88 /* Set the local bus clock 1/8 of platform clock */
89 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
90
91 /*
92  * This board doesn't have a promjet connector.
93  * However, it uses commone corenet board LAW and TLB.
94  * It is necessary to use the same start address with proper offset.
95  */
96 #define CONFIG_SYS_FLASH_BASE           0xe0000000
97 #ifdef CONFIG_PHYS_64BIT
98 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
99 #else
100 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
101 #endif
102
103 #define CONFIG_SYS_FLASH_BR_PRELIM \
104                 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
105                 BR_PS_16 | BR_V)
106 #define CONFIG_SYS_FLASH_OR_PRELIM \
107                 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
108                  | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
109
110 #define CONFIG_FSL_CPLD
111 #define CPLD_BASE               0xffdf0000      /* CPLD registers */
112 #ifdef CONFIG_PHYS_64BIT
113 #define CPLD_BASE_PHYS          0xfffdf0000ull
114 #else
115 #define CPLD_BASE_PHYS          CPLD_BASE
116 #endif
117
118 #define PIXIS_LBMAP_SWITCH      7
119 #define PIXIS_LBMAP_MASK        0xf0
120 #define PIXIS_LBMAP_SHIFT       4
121 #define PIXIS_LBMAP_ALTBANK     0x40
122
123 #define CONFIG_SYS_FLASH_QUIET_TEST
124 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
125
126 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
127 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Erase Timeout (ms) */
128 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Write Timeout (ms) */
129
130 /* Nand Flash */
131 #ifdef CONFIG_NAND_FSL_ELBC
132 #define CONFIG_SYS_NAND_BASE            0xffa00000
133 #ifdef CONFIG_PHYS_64BIT
134 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
135 #else
136 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
137 #endif
138
139 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
140 #define CONFIG_SYS_MAX_NAND_DEVICE      1
141
142 /* NAND flash config */
143 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
144                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
145                                | BR_PS_8               /* Port Size = 8 bit */ \
146                                | BR_MS_FCM             /* MSEL = FCM */ \
147                                | BR_V)                 /* valid */
148 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
149                                | OR_FCM_PGS            /* Large Page*/ \
150                                | OR_FCM_CSCT \
151                                | OR_FCM_CST \
152                                | OR_FCM_CHT \
153                                | OR_FCM_SCY_1 \
154                                | OR_FCM_TRLX \
155                                | OR_FCM_EHTR)
156 #endif /* CONFIG_NAND_FSL_ELBC */
157
158 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
159
160 #define CONFIG_HWCONFIG
161
162 /* define to use L1 as initial stack */
163 #define CONFIG_L1_INIT_RAM
164 #define CONFIG_SYS_INIT_RAM_LOCK
165 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* Initial L1 address */
166 #ifdef CONFIG_PHYS_64BIT
167 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
168 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
169 /* The assembler doesn't like typecast */
170 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
171         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
172           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
173 #else
174 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR
175 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
176 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
177 #endif
178 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
179
180 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
181
182 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
183
184 /* Serial Port - controlled on board with jumper J8
185  * open - index 2
186  * shorted - index 1
187  */
188 #define CONFIG_SYS_NS16550_SERIAL
189 #define CONFIG_SYS_NS16550_REG_SIZE     1
190 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
191
192 #define CONFIG_SYS_BAUDRATE_TABLE       \
193         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
194
195 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
196 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
197 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
198 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
199
200 /* I2C */
201
202
203 /*
204  * RapidIO
205  */
206 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
207 #ifdef CONFIG_PHYS_64BIT
208 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
209 #else
210 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
211 #endif
212 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
213
214 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
215 #ifdef CONFIG_PHYS_64BIT
216 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
217 #else
218 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
219 #endif
220 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
221
222 /*
223  * for slave u-boot IMAGE instored in master memory space,
224  * PHYS must be aligned based on the SIZE
225  */
226 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
227 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
228 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
229 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
230 /*
231  * for slave UCODE and ENV instored in master memory space,
232  * PHYS must be aligned based on the SIZE
233  */
234 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
235 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
236 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
237
238 /* slave core release by master*/
239 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
240 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
241
242 /*
243  * SRIO_PCIE_BOOT - SLAVE
244  */
245 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
246 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
247 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
248                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
249 #endif
250
251 /*
252  * eSPI - Enhanced SPI
253  */
254
255 /*
256  * General PCI
257  * Memory space is mapped 1-1, but I/O space must start from 0.
258  */
259
260 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
261 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
262 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
263 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
264 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
265
266 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
267 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
268 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
269 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
270 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
271
272 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
273 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
274 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
275 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
276 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
277
278 /* Qman/Bman */
279 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
280 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
281 #ifdef CONFIG_PHYS_64BIT
282 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
283 #else
284 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
285 #endif
286 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
287 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
288 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
289 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
290 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
291 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
292                                         CONFIG_SYS_BMAN_CENA_SIZE)
293 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
294 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
295 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
296 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
297 #ifdef CONFIG_PHYS_64BIT
298 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
299 #else
300 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
301 #endif
302 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
303 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
304 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
305 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
306 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
307 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
308                                         CONFIG_SYS_QMAN_CENA_SIZE)
309 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
310 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
311
312 #define CONFIG_SYS_DPAA_FMAN
313 #define CONFIG_SYS_DPAA_PME
314 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
315
316 #ifdef CONFIG_FMAN_ENET
317 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x2
318 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x3
319 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x4
320 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1
321 #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR  0x0
322
323 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
324 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
325 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
326 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
327
328 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  0
329
330 #define CONFIG_SYS_TBIPA_VALUE  8
331 #endif
332
333 /*
334  * Environment
335  */
336 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
337 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
338
339 #ifdef CONFIG_MMC
340 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
341 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
342 #endif
343
344 /*
345  * Miscellaneous configurable options
346  */
347
348 /*
349  * For booting Linux, the board info and command line data
350  * have to be in the first 64 MB of memory, since this is
351  * the maximum mapped by the Linux kernel during initialization.
352  */
353 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory for Linux */
354
355 /*
356  * Environment Configuration
357  */
358 #define CONFIG_ROOTPATH         "/opt/nfsroot"
359 #define CONFIG_UBOOTPATH        u-boot.bin
360
361 #define __USB_PHY_TYPE  utmi
362
363 #define CONFIG_EXTRA_ENV_SETTINGS                               \
364         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
365         "bank_intlv=cs0_cs1\0"                                  \
366         "netdev=eth0\0"                                         \
367         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"                     \
368         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"             \
369         "tftpflash=tftpboot $loadaddr $uboot && "               \
370         "protect off $ubootaddr +$filesize && "                 \
371         "erase $ubootaddr +$filesize && "                       \
372         "cp.b $loadaddr $ubootaddr $filesize && "               \
373         "protect on $ubootaddr +$filesize && "                  \
374         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
375         "consoledev=ttyS0\0"                                    \
376         "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"                \
377         "usb_dr_mode=host\0"                                    \
378         "ramdiskaddr=2000000\0"                                 \
379         "ramdiskfile=p2041rdb/ramdisk.uboot\0"                  \
380         "fdtaddr=1e00000\0"                                     \
381         "fdtfile=p2041rdb/p2041rdb.dtb\0"                       \
382         "bdev=sda3\0"
383
384 #include <asm/fsl_secure_boot.h>
385
386 #endif  /* __CONFIG_H */