Merge branch 'master' of https://source.denx.de/u-boot/custodians/u-boot-sunxi
[platform/kernel/u-boot.git] / include / configs / P2041RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2011-2012 Freescale Semiconductor, Inc.
4  * Copyright 2020-2021 NXP
5  */
6
7 /*
8  * P2041 RDB board configuration file
9  * Also supports P2040 RDB
10  */
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #ifdef CONFIG_RAMBOOT_PBL
15 #define CONFIG_RAMBOOT_TEXT_BASE        CONFIG_SYS_TEXT_BASE
16 #define CONFIG_RESET_VECTOR_ADDRESS     0xfffffffc
17 #endif
18
19 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
20 /* Set 1M boot space */
21 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR (CONFIG_SYS_TEXT_BASE & 0xfff00000)
22 #define CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR_PHYS \
23                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_SLAVE_ADDR)
24 #define CONFIG_RESET_VECTOR_ADDRESS 0xfffffffc
25 #endif
26
27 /* High Level Configuration Options */
28 #define CONFIG_SYS_BOOK3E_HV            /* Category E.HV supported */
29
30 #ifndef CONFIG_RESET_VECTOR_ADDRESS
31 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
32 #endif
33
34 #define CONFIG_SYS_FSL_CPC              /* Corenet Platform Cache */
35 #define CONFIG_SYS_NUM_CPC              CONFIG_SYS_NUM_DDR_CTLRS
36 #define CONFIG_PCIE1                    /* PCIE controller 1 */
37 #define CONFIG_PCIE2                    /* PCIE controller 2 */
38 #define CONFIG_PCIE3                    /* PCIE controller 3 */
39
40 #define CONFIG_SYS_SRIO
41 #define CONFIG_SRIO1                    /* SRIO port 1 */
42 #define CONFIG_SRIO2                    /* SRIO port 2 */
43 #define CONFIG_SRIO_PCIE_BOOT_MASTER
44 #define CONFIG_SYS_DPAA_RMAN            /* RMan */
45
46 #if defined(CONFIG_SPIFLASH)
47 #elif defined(CONFIG_SDCARD)
48         #define CONFIG_FSL_FIXED_MMC_LOCATION
49 #endif
50
51 #ifndef __ASSEMBLY__
52 #include <linux/stringify.h>
53 #endif
54
55 /*
56  * These can be toggled for performance analysis, otherwise use default.
57  */
58 #define CONFIG_SYS_CACHE_STASHING
59 #define CONFIG_SYS_INIT_L2CSR0          L2CSR0_L2E
60
61 #define CONFIG_ENABLE_36BIT_PHYS
62
63 #define CONFIG_POST CONFIG_SYS_POST_MEMORY      /* test POST memory test */
64
65 /*
66  *  Config the L3 Cache as L3 SRAM
67  */
68 #define CONFIG_SYS_INIT_L3_ADDR         CONFIG_RAMBOOT_TEXT_BASE
69 #ifdef CONFIG_PHYS_64BIT
70 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    (0xf00000000ull | \
71                 CONFIG_RAMBOOT_TEXT_BASE)
72 #else
73 #define CONFIG_SYS_INIT_L3_ADDR_PHYS    CONFIG_SYS_INIT_L3_ADDR
74 #endif
75 #define CONFIG_SYS_L3_SIZE              (1024 << 10)
76 #define CONFIG_SYS_INIT_L3_END (CONFIG_SYS_INIT_L3_ADDR + CONFIG_SYS_L3_SIZE)
77
78 #ifdef CONFIG_PHYS_64BIT
79 #define CONFIG_SYS_DCSRBAR              0xf0000000
80 #define CONFIG_SYS_DCSRBAR_PHYS         0xf00000000ull
81 #endif
82
83 /* EEPROM */
84 #define CONFIG_SYS_I2C_EEPROM_NXID
85 #define CONFIG_SYS_EEPROM_BUS_NUM       0
86
87 /*
88  * DDR Setup
89  */
90 #define CONFIG_VERY_BIG_RAM
91 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
92 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
93
94 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
95
96 #define CONFIG_SYS_SPD_BUS_NUM  0
97 #define SPD_EEPROM_ADDRESS      0x52
98 #define CONFIG_SYS_SDRAM_SIZE   4096    /* for fixed parameter use */
99
100 /*
101  * Local Bus Definitions
102  */
103
104 /* Set the local bus clock 1/8 of platform clock */
105 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
106
107 /*
108  * This board doesn't have a promjet connector.
109  * However, it uses commone corenet board LAW and TLB.
110  * It is necessary to use the same start address with proper offset.
111  */
112 #define CONFIG_SYS_FLASH_BASE           0xe0000000
113 #ifdef CONFIG_PHYS_64BIT
114 #define CONFIG_SYS_FLASH_BASE_PHYS      0xfe0000000ull
115 #else
116 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
117 #endif
118
119 #define CONFIG_SYS_FLASH_BR_PRELIM \
120                 (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | \
121                 BR_PS_16 | BR_V)
122 #define CONFIG_SYS_FLASH_OR_PRELIM \
123                 ((0xf8000ff7 & ~OR_GPCM_SCY & ~OR_GPCM_EHTR) \
124                  | OR_GPCM_SCY_8 | OR_GPCM_EHTR_CLEAR)
125
126 #define CONFIG_FSL_CPLD
127 #define CPLD_BASE               0xffdf0000      /* CPLD registers */
128 #ifdef CONFIG_PHYS_64BIT
129 #define CPLD_BASE_PHYS          0xfffdf0000ull
130 #else
131 #define CPLD_BASE_PHYS          CPLD_BASE
132 #endif
133
134 #define PIXIS_LBMAP_SWITCH      7
135 #define PIXIS_LBMAP_MASK        0xf0
136 #define PIXIS_LBMAP_SHIFT       4
137 #define PIXIS_LBMAP_ALTBANK     0x40
138
139 #define CONFIG_SYS_FLASH_QUIET_TEST
140 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
141
142 #define CONFIG_SYS_MAX_FLASH_SECT       1024            /* sectors per device */
143 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000           /* Erase Timeout (ms) */
144 #define CONFIG_SYS_FLASH_WRITE_TOUT     500             /* Write Timeout (ms) */
145
146 #if defined(CONFIG_RAMBOOT_PBL)
147 #define CONFIG_SYS_RAMBOOT
148 #endif
149
150 /* Nand Flash */
151 #ifdef CONFIG_NAND_FSL_ELBC
152 #define CONFIG_SYS_NAND_BASE            0xffa00000
153 #ifdef CONFIG_PHYS_64BIT
154 #define CONFIG_SYS_NAND_BASE_PHYS       0xfffa00000ull
155 #else
156 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
157 #endif
158
159 #define CONFIG_SYS_NAND_BASE_LIST     {CONFIG_SYS_NAND_BASE}
160 #define CONFIG_SYS_MAX_NAND_DEVICE      1
161
162 /* NAND flash config */
163 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
164                                | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
165                                | BR_PS_8               /* Port Size = 8 bit */ \
166                                | BR_MS_FCM             /* MSEL = FCM */ \
167                                | BR_V)                 /* valid */
168 #define CONFIG_SYS_NAND_OR_PRELIM  (0xFFFC0000        /* length 256K */ \
169                                | OR_FCM_PGS            /* Large Page*/ \
170                                | OR_FCM_CSCT \
171                                | OR_FCM_CST \
172                                | OR_FCM_CHT \
173                                | OR_FCM_SCY_1 \
174                                | OR_FCM_TRLX \
175                                | OR_FCM_EHTR)
176 #endif /* CONFIG_NAND_FSL_ELBC */
177
178 #define CONFIG_SYS_FLASH_EMPTY_INFO
179 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000}
180
181 #define CONFIG_HWCONFIG
182
183 /* define to use L1 as initial stack */
184 #define CONFIG_L1_INIT_RAM
185 #define CONFIG_SYS_INIT_RAM_LOCK
186 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* Initial L1 address */
187 #ifdef CONFIG_PHYS_64BIT
188 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
189 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
190 /* The assembler doesn't like typecast */
191 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
192         ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
193           CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
194 #else
195 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS   CONFIG_SYS_INIT_RAM_ADDR
196 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
197 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
198 #endif
199 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000
200
201 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
202                                         GENERATED_GBL_DATA_SIZE)
203 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
204
205 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
206
207 /* Serial Port - controlled on board with jumper J8
208  * open - index 2
209  * shorted - index 1
210  */
211 #define CONFIG_SYS_NS16550_SERIAL
212 #define CONFIG_SYS_NS16550_REG_SIZE     1
213 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0)/2)
214
215 #define CONFIG_SYS_BAUDRATE_TABLE       \
216         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
217
218 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x11C500)
219 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x11C600)
220 #define CONFIG_SYS_NS16550_COM3 (CONFIG_SYS_CCSRBAR+0x11D500)
221 #define CONFIG_SYS_NS16550_COM4 (CONFIG_SYS_CCSRBAR+0x11D600)
222
223 /* I2C */
224
225
226 /*
227  * RapidIO
228  */
229 #define CONFIG_SYS_SRIO1_MEM_VIRT       0xa0000000
230 #ifdef CONFIG_PHYS_64BIT
231 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xc20000000ull
232 #else
233 #define CONFIG_SYS_SRIO1_MEM_PHYS       0xa0000000
234 #endif
235 #define CONFIG_SYS_SRIO1_MEM_SIZE       0x10000000      /* 256M */
236
237 #define CONFIG_SYS_SRIO2_MEM_VIRT       0xb0000000
238 #ifdef CONFIG_PHYS_64BIT
239 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xc30000000ull
240 #else
241 #define CONFIG_SYS_SRIO2_MEM_PHYS       0xb0000000
242 #endif
243 #define CONFIG_SYS_SRIO2_MEM_SIZE       0x10000000      /* 256M */
244
245 /*
246  * for slave u-boot IMAGE instored in master memory space,
247  * PHYS must be aligned based on the SIZE
248  */
249 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_PHYS 0xfef200000ull
250 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS1 0xfff00000ull
251 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_SIZE 0x100000       /* 1M */
252 #define CONFIG_SRIO_PCIE_BOOT_IMAGE_MEM_BUS2 0x3fff00000ull
253 /*
254  * for slave UCODE and ENV instored in master memory space,
255  * PHYS must be aligned based on the SIZE
256  */
257 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_PHYS 0xfef100000ull
258 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_MEM_BUS 0x3ffe00000ull
259 #define CONFIG_SRIO_PCIE_BOOT_UCODE_ENV_SIZE 0x40000    /* 256K */
260
261 /* slave core release by master*/
262 #define CONFIG_SRIO_PCIE_BOOT_BRR_OFFSET 0xe00e4
263 #define CONFIG_SRIO_PCIE_BOOT_RELEASE_MASK 0x00000001 /* release core 0 */
264
265 /*
266  * SRIO_PCIE_BOOT - SLAVE
267  */
268 #ifdef CONFIG_SRIO_PCIE_BOOT_SLAVE
269 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR 0xFFE00000
270 #define CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR_PHYS \
271                 (0x300000000ull | CONFIG_SYS_SRIO_PCIE_BOOT_UCODE_ENV_ADDR)
272 #endif
273
274 /*
275  * eSPI - Enhanced SPI
276  */
277
278 /*
279  * General PCI
280  * Memory space is mapped 1-1, but I/O space must start from 0.
281  */
282
283 /* controller 1, direct to uli, tgtid 3, Base address 20000 */
284 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
285 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
286 #define CONFIG_SYS_PCIE1_IO_VIRT        0xf8000000
287 #define CONFIG_SYS_PCIE1_IO_PHYS        0xff8000000ull
288
289 /* controller 2, Slot 2, tgtid 2, Base address 201000 */
290 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
291 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
292 #define CONFIG_SYS_PCIE2_IO_VIRT        0xf8010000
293 #define CONFIG_SYS_PCIE2_IO_PHYS        0xff8010000ull
294
295 /* controller 3, Slot 1, tgtid 1, Base address 202000 */
296 #define CONFIG_SYS_PCIE3_MEM_VIRT       0xc0000000
297 #define CONFIG_SYS_PCIE3_MEM_PHYS       0xc40000000ull
298 #define CONFIG_SYS_PCIE3_IO_VIRT        0xf8020000
299 #define CONFIG_SYS_PCIE3_IO_PHYS        0xff8020000ull
300
301 /* Qman/Bman */
302 #define CONFIG_SYS_BMAN_NUM_PORTALS     10
303 #define CONFIG_SYS_BMAN_MEM_BASE        0xf4000000
304 #ifdef CONFIG_PHYS_64BIT
305 #define CONFIG_SYS_BMAN_MEM_PHYS        0xff4000000ull
306 #else
307 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
308 #endif
309 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
310 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
311 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
312 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
313 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
314 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
315                                         CONFIG_SYS_BMAN_CENA_SIZE)
316 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
317 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
318 #define CONFIG_SYS_QMAN_NUM_PORTALS     10
319 #define CONFIG_SYS_QMAN_MEM_BASE        0xf4200000
320 #ifdef CONFIG_PHYS_64BIT
321 #define CONFIG_SYS_QMAN_MEM_PHYS        0xff4200000ull
322 #else
323 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
324 #endif
325 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
326 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
327 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
328 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
329 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
330 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
331                                         CONFIG_SYS_QMAN_CENA_SIZE)
332 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
333 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
334
335 #define CONFIG_SYS_DPAA_FMAN
336 #define CONFIG_SYS_DPAA_PME
337 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
338
339 #ifdef CONFIG_PCI
340 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
341 #endif  /* CONFIG_PCI */
342
343 /* SATA */
344 #define CONFIG_FSL_SATA_V2
345
346 #ifdef CONFIG_FSL_SATA_V2
347 #define CONFIG_SATA1
348 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
349 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
350 #define CONFIG_SATA2
351 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
352 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
353
354 #define CONFIG_LBA48
355 #endif
356
357 #ifdef CONFIG_FMAN_ENET
358 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x2
359 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x3
360 #define CONFIG_SYS_FM1_DTSEC3_PHY_ADDR  0x4
361 #define CONFIG_SYS_FM1_DTSEC4_PHY_ADDR  0x1
362 #define CONFIG_SYS_FM1_DTSEC5_PHY_ADDR  0x0
363
364 #define CONFIG_SYS_FM1_DTSEC1_RISER_PHY_ADDR    0x1c
365 #define CONFIG_SYS_FM1_DTSEC2_RISER_PHY_ADDR    0x1d
366 #define CONFIG_SYS_FM1_DTSEC3_RISER_PHY_ADDR    0x1e
367 #define CONFIG_SYS_FM1_DTSEC4_RISER_PHY_ADDR    0x1f
368
369 #define CONFIG_SYS_FM1_10GEC1_PHY_ADDR  0
370
371 #define CONFIG_SYS_TBIPA_VALUE  8
372 #endif
373
374 /*
375  * Environment
376  */
377 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
378 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
379
380 /*
381 * USB
382 */
383 #define CONFIG_HAS_FSL_DR_USB
384 #define CONFIG_HAS_FSL_MPH_USB
385
386 #if defined(CONFIG_HAS_FSL_DR_USB) || defined(CONFIG_HAS_FSL_MPH_USB)
387 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
388 #endif
389
390 #ifdef CONFIG_MMC
391 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
392 #define CONFIG_SYS_FSL_ESDHC_BROKEN_TIMEOUT
393 #endif
394
395 /*
396  * Miscellaneous configurable options
397  */
398
399 /*
400  * For booting Linux, the board info and command line data
401  * have to be in the first 64 MB of memory, since this is
402  * the maximum mapped by the Linux kernel during initialization.
403  */
404 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)      /* Initial Memory for Linux */
405 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
406
407 /*
408  * Environment Configuration
409  */
410 #define CONFIG_ROOTPATH         "/opt/nfsroot"
411 #define CONFIG_UBOOTPATH        u-boot.bin
412
413 #define __USB_PHY_TYPE  utmi
414
415 #define CONFIG_EXTRA_ENV_SETTINGS                               \
416         "hwconfig=fsl_ddr:ctlr_intlv=cacheline,"                \
417         "bank_intlv=cs0_cs1\0"                                  \
418         "netdev=eth0\0"                                         \
419         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"                     \
420         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"             \
421         "tftpflash=tftpboot $loadaddr $uboot && "               \
422         "protect off $ubootaddr +$filesize && "                 \
423         "erase $ubootaddr +$filesize && "                       \
424         "cp.b $loadaddr $ubootaddr $filesize && "               \
425         "protect on $ubootaddr +$filesize && "                  \
426         "cmp.b $loadaddr $ubootaddr $filesize\0"                \
427         "consoledev=ttyS0\0"                                    \
428         "usb_phy_type=" __stringify(__USB_PHY_TYPE) "\0"                \
429         "usb_dr_mode=host\0"                                    \
430         "ramdiskaddr=2000000\0"                                 \
431         "ramdiskfile=p2041rdb/ramdisk.uboot\0"                  \
432         "fdtaddr=1e00000\0"                                     \
433         "fdtfile=p2041rdb/p2041rdb.dtb\0"                       \
434         "bdev=sda3\0"
435
436 #include <asm/fsl_secure_boot.h>
437
438 #endif  /* __CONFIG_H */