2 * Copyright 2007-2009 Freescale Semiconductor, Inc.
4 * See file CREDITS for list of people who contributed to this
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * p2020ds board configuration file
30 /* High Level Configuration Options */
31 #define CONFIG_BOOKE 1 /* BOOKE */
32 #define CONFIG_E500 1 /* BOOKE e500 family */
33 #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
34 #define CONFIG_P2020 1
35 #define CONFIG_P2020DS 1
36 #define CONFIG_MP 1 /* support multiple processors */
37 #define CONFIG_NUM_CPUS 2 /* Number of CPUs in the system */
39 #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
40 #define CONFIG_PCI 1 /* Enable PCI/PCIE */
41 #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
42 #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
43 #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
44 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
45 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
46 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
48 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
49 #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
51 #define CONFIG_TSEC_ENET /* tsec ethernet support */
52 #define CONFIG_ENV_OVERWRITE
55 * When initializing flash, if we cannot find the manufacturer ID,
56 * assume this is the AMD flash associated with the CDS board.
57 * This allows booting from a promjet.
59 #define CONFIG_ASSUME_AMD_FLASH
62 extern unsigned long calculate_board_sys_clk(unsigned long dummy);
63 extern unsigned long calculate_board_ddr_clk(unsigned long dummy);
64 /* extern unsigned long get_board_sys_clk(unsigned long dummy); */
65 /* extern unsigned long get_board_ddr_clk(unsigned long dummy); */
67 #define CONFIG_SYS_CLK_FREQ calculate_board_sys_clk(0) /* sysclk for MPC85xx */
68 #define CONFIG_DDR_CLK_FREQ calculate_board_ddr_clk(0) /* ddrclk for MPC85xx */
69 #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
70 #define CONFIG_GET_CLK_FROM_ICS307 /* decode sysclk and ddrclk freq
71 from ICS307 instead of switches */
74 * These can be toggled for performance analysis, otherwise use default.
76 #define CONFIG_L2_CACHE /* toggle L2 cache */
77 #define CONFIG_BTB /* toggle branch predition */
79 #define CONFIG_ENABLE_36BIT_PHYS 1
81 #ifdef CONFIG_PHYS_64BIT
82 #define CONFIG_ADDR_MAP 1
83 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
86 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
87 #define CONFIG_SYS_MEMTEST_END 0x7fffffff
88 #define CONFIG_PANIC_HANG /* do not reset board on panic */
91 * Base addresses -- Note these are effective addresses where the
92 * actual resources get mapped (not physical addresses)
94 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
95 #define CONFIG_SYS_CCSRBAR 0xffe00000 /* relocated CCSRBAR */
96 #ifdef CONFIG_PHYS_64BIT
97 #define CONFIG_SYS_CCSRBAR_PHYS 0xfffe00000ull /* physical addr of CCSRBAR */
99 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
101 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
103 #define CONFIG_SYS_PCIE3_ADDR (CONFIG_SYS_CCSRBAR+0x8000)
104 #define CONFIG_SYS_PCIE2_ADDR (CONFIG_SYS_CCSRBAR+0x9000)
105 #define CONFIG_SYS_PCIE1_ADDR (CONFIG_SYS_CCSRBAR+0xa000)
108 #define CONFIG_SYS_DDR_TLB_START 9
109 #define CONFIG_VERY_BIG_RAM
110 #define CONFIG_FSL_DDR3 1
111 #undef CONFIG_FSL_DDR_INTERACTIVE
113 /* ECC will be enabled based on perf_mode environment variable */
114 /* #define CONFIG_DDR_ECC */
116 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
117 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
119 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
120 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
122 #define CONFIG_NUM_DDR_CONTROLLERS 1
123 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
124 #define CONFIG_CHIP_SELECTS_PER_CTRL 2
126 /* I2C addresses of SPD EEPROMs */
127 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD EEPROM located on I2C bus 0 */
128 #define SPD_EEPROM_ADDRESS1 0x51 /* CTLR 0 DIMM 0 */
130 /* These are used when DDR doesn't use SPD. */
131 #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1GB */
133 /* Default settings for "stable" mode */
134 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
135 #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
136 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
137 #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
138 #define CONFIG_SYS_DDR_TIMING_3 0x00020000
139 #define CONFIG_SYS_DDR_TIMING_0 0x00330804
140 #define CONFIG_SYS_DDR_TIMING_1 0x6f6b4846
141 #define CONFIG_SYS_DDR_TIMING_2 0x0fa890d4
142 #define CONFIG_SYS_DDR_MODE_1 0x00421422
143 #define CONFIG_SYS_DDR_MODE_2 0x00000000
144 #define CONFIG_SYS_DDR_MODE_CTRL 0x00000000
145 #define CONFIG_SYS_DDR_INTERVAL 0x61800100
146 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
147 #define CONFIG_SYS_DDR_CLK_CTRL 0x02000000
148 #define CONFIG_SYS_DDR_TIMING_4 0x00220001
149 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
150 #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
151 #define CONFIG_SYS_DDR_WRLVL_CNTL 0x8655A608
152 #define CONFIG_SYS_DDR_CONTROL 0xE7000000 /* Type = DDR3: ECC enabled, No Interleaving */
153 #define CONFIG_SYS_DDR_CONTROL2 0x24400011
154 #define CONFIG_SYS_DDR_CDR1 0x00040000
155 #define CONFIG_SYS_DDR_CDR2 0x00000000
157 #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
158 #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
159 #define CONFIG_SYS_DDR_SBE 0x00010000
161 /* Settings that differ for "performance" mode */
162 #define CONFIG_SYS_DDR_CS0_BNDS_PERF 0x0000007F /* Interleaving Enabled */
163 #define CONFIG_SYS_DDR_CS1_BNDS_PERF 0x00000000 /* Interleaving Enabled */
164 #define CONFIG_SYS_DDR_CS1_CONFIG_PERF 0x80014202
165 #define CONFIG_SYS_DDR_TIMING_1_PERF 0x5d5b4543
166 #define CONFIG_SYS_DDR_TIMING_2_PERF 0x0fa890ce
167 #define CONFIG_SYS_DDR_CONTROL_PERF 0xC7004000 /* Type = DDR3: ECC disabled, cs0-cs1 interleaving */
170 * The following set of values were tested for DDR2
171 * with a DDR3 to DDR2 interposer
173 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
174 #define CONFIG_SYS_DDR_TIMING_0 0x00260802
175 #define CONFIG_SYS_DDR_TIMING_1 0x3935d322
176 #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
177 #define CONFIG_SYS_DDR_MODE_1 0x00480432
178 #define CONFIG_SYS_DDR_MODE_2 0x00000000
179 #define CONFIG_SYS_DDR_INTERVAL 0x06180100
180 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
181 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
182 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
183 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
184 #define CONFIG_SYS_DDR_CONTROL 0xC3008000
185 #define CONFIG_SYS_DDR_CONTROL2 0x04400010
189 #undef CONFIG_CLOCKS_IN_MHZ
194 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
195 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
196 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
197 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
199 * Localbus cacheable (TBD)
200 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
202 * Localbus non-cacheable
203 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
204 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
205 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
206 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
207 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
208 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
212 * Local Bus Definitions
214 #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
215 #ifdef CONFIG_PHYS_64BIT
216 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
218 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
221 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
222 #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
224 #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
225 #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
227 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
228 #define CONFIG_SYS_FLASH_QUIET_TEST
229 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
231 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
232 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
233 #undef CONFIG_SYS_FLASH_CHECKSUM
234 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
235 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
237 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
239 #define CONFIG_FLASH_CFI_DRIVER
240 #define CONFIG_SYS_FLASH_CFI
241 #define CONFIG_SYS_FLASH_EMPTY_INFO
242 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
244 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
246 #define CONFIG_FSL_PIXIS 1 /* use common PIXIS code */
247 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
248 #ifdef CONFIG_PHYS_64BIT
249 #define PIXIS_BASE_PHYS 0xfffdf0000ull
251 #define PIXIS_BASE_PHYS PIXIS_BASE
254 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
255 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
257 #define PIXIS_ID 0x0 /* Board ID at offset 0 */
258 #define PIXIS_VER 0x1 /* Board version at offset 1 */
259 #define PIXIS_PVER 0x2 /* PIXIS FPGA version at offset 2 */
260 #define PIXIS_CSR 0x3 /* PIXIS General control/status register */
261 #define PIXIS_RST 0x4 /* PIXIS Reset Control register */
262 #define PIXIS_PWR 0x5 /* PIXIS Power status register */
263 #define PIXIS_AUX 0x6 /* Auxiliary 1 register */
264 #define PIXIS_SPD 0x7 /* Register for SYSCLK speed */
265 #define PIXIS_AUX2 0x8 /* Auxiliary 2 register */
266 #define PIXIS_VCTL 0x10 /* VELA Control Register */
267 #define PIXIS_VSTAT 0x11 /* VELA Status Register */
268 #define PIXIS_VCFGEN0 0x12 /* VELA Config Enable 0 */
269 #define PIXIS_VCFGEN1 0x13 /* VELA Config Enable 1 */
270 #define PIXIS_VCORE0 0x14 /* VELA VCORE0 Register */
271 #define PIXIS_VBOOT 0x16 /* VELA VBOOT Register */
272 #define PIXIS_VSPEED0 0x17 /* VELA VSpeed 0 */
273 #define PIXIS_VSPEED1 0x18 /* VELA VSpeed 1 */
274 #define PIXIS_VSPEED2 0x19 /* VELA VSpeed 2 */
275 #define PIXIS_VSYSCLK0 0x19 /* VELA SYSCLK0 Register */
276 #define PIXIS_VSYSCLK1 0x1A /* VELA SYSCLK1 Register */
277 #define PIXIS_VSYSCLK2 0x1B /* VELA SYSCLK2 Register */
278 #define PIXIS_VDDRCLK0 0x1C /* VELA DDRCLK0 Register */
279 #define PIXIS_VDDRCLK1 0x1D /* VELA DDRCLK1 Register */
280 #define PIXIS_VDDRCLK2 0x1E /* VELA DDRCLK2 Register */
282 #define PIXIS_VWATCH 0x24 /* Watchdog Register */
283 #define PIXIS_LED 0x25 /* LED Register */
285 /* old pixis referenced names */
286 #define PIXIS_VCLKH 0x19 /* VELA VCLKH register */
287 #define PIXIS_VCLKL 0x1A /* VELA VCLKL register */
288 #define CONFIG_SYS_PIXIS_VBOOT_MASK 0xc0
289 #define PIXIS_VSPEED2_TSEC1SER 0x8
290 #define PIXIS_VSPEED2_TSEC2SER 0x4
291 #define PIXIS_VSPEED2_TSEC3SER 0x2
292 #define PIXIS_VSPEED2_TSEC4SER 0x1
293 #define PIXIS_VCFGEN1_TSEC1SER 0x20
294 #define PIXIS_VCFGEN1_TSEC2SER 0x20
295 #define PIXIS_VCFGEN1_TSEC3SER 0x20
296 #define PIXIS_VCFGEN1_TSEC4SER 0x20
297 #define PIXIS_VSPEED2_MASK (PIXIS_VSPEED2_TSEC1SER \
298 | PIXIS_VSPEED2_TSEC2SER \
299 | PIXIS_VSPEED2_TSEC3SER \
300 | PIXIS_VSPEED2_TSEC4SER)
301 #define PIXIS_VCFGEN1_MASK (PIXIS_VCFGEN1_TSEC1SER \
302 | PIXIS_VCFGEN1_TSEC2SER \
303 | PIXIS_VCFGEN1_TSEC3SER \
304 | PIXIS_VCFGEN1_TSEC4SER)
306 #define CONFIG_SYS_INIT_RAM_LOCK 1
307 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
308 #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
310 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
311 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
312 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
314 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
315 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
317 #define CONFIG_SYS_NAND_BASE 0xffa00000
318 #ifdef CONFIG_PHYS_64BIT
319 #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
321 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
323 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
324 CONFIG_SYS_NAND_BASE + 0x40000, \
325 CONFIG_SYS_NAND_BASE + 0x80000,\
326 CONFIG_SYS_NAND_BASE + 0xC0000}
327 #define CONFIG_SYS_MAX_NAND_DEVICE 4
328 #define CONFIG_MTD_NAND_VERIFY_WRITE
329 #define CONFIG_CMD_NAND 1
330 #define CONFIG_NAND_FSL_ELBC 1
331 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
333 /* NAND flash config */
334 #define CONFIG_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
335 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
336 | BR_PS_8 /* Port Size = 8bit */ \
337 | BR_MS_FCM /* MSEL = FCM */ \
339 #define CONFIG_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
340 | OR_FCM_PGS /* Large Page*/ \
348 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
349 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
350 #define CONFIG_SYS_BR2_PRELIM CONFIG_NAND_BR_PRELIM /* NAND Base Address */
351 #define CONFIG_SYS_OR2_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
353 #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
354 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
355 | BR_PS_8 /* Port Size = 8bit */ \
356 | BR_MS_FCM /* MSEL = FCM */ \
358 #define CONFIG_SYS_OR4_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
359 #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
360 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
361 | BR_PS_8 /* Port Size = 8bit */ \
362 | BR_MS_FCM /* MSEL = FCM */ \
364 #define CONFIG_SYS_OR5_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
366 #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
367 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
368 | BR_PS_8 /* Port Size = 8bit */ \
369 | BR_MS_FCM /* MSEL = FCM */ \
371 #define CONFIG_SYS_OR6_PRELIM CONFIG_NAND_OR_PRELIM /* NAND Options */
373 /* Serial Port - controlled on board with jumper J8
377 #define CONFIG_CONS_INDEX 1
378 #undef CONFIG_SERIAL_SOFTWARE_FIFO
379 #define CONFIG_SYS_NS16550
380 #define CONFIG_SYS_NS16550_SERIAL
381 #define CONFIG_SYS_NS16550_REG_SIZE 1
382 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
384 #define CONFIG_SYS_BAUDRATE_TABLE \
385 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
387 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
388 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
390 /* Use the HUSH parser */
391 #define CONFIG_SYS_HUSH_PARSER
392 #ifdef CONFIG_SYS_HUSH_PARSER
393 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
397 * Pass open firmware flat tree
399 #define CONFIG_OF_LIBFDT 1
400 #define CONFIG_OF_BOARD_SETUP 1
401 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
403 #define CONFIG_SYS_64BIT_VSPRINTF 1
404 #define CONFIG_SYS_64BIT_STRTOUL 1
406 /* new uImage format support */
408 #define CONFIG_FIT_VERBOSE 1 /* enable fit_format_{error,warning}() */
411 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
412 #define CONFIG_HARD_I2C /* I2C with hardware support */
413 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
414 #define CONFIG_I2C_MULTI_BUS
415 #define CONFIG_I2C_CMD_TREE
416 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
417 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
418 #define CONFIG_SYS_I2C_SLAVE 0x7F
419 #define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */
420 #define CONFIG_SYS_I2C_OFFSET 0x3000
421 #define CONFIG_SYS_I2C2_OFFSET 0x3100
426 #define CONFIG_ID_EEPROM
427 #ifdef CONFIG_ID_EEPROM
428 #define CONFIG_SYS_I2C_EEPROM_NXID
430 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
431 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
432 #define CONFIG_SYS_EEPROM_BUS_NUM 0
436 * Memory space is mapped 1-1, but I/O space must start from 0.
439 /* controller 3, Slot 1, tgtid 3, Base address b000 */
440 #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
441 #ifdef CONFIG_PHYS_64BIT
442 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
443 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
445 #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
446 #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
448 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
449 #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
450 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
451 #ifdef CONFIG_PHYS_64BIT
452 #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
454 #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
456 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
458 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
459 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
460 #ifdef CONFIG_PHYS_64BIT
461 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
462 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
464 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
465 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
467 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
468 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
469 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
470 #ifdef CONFIG_PHYS_64BIT
471 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
473 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
475 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
477 /* controller 1, Slot 2, tgtid 1, Base address a000 */
478 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
479 #ifdef CONFIG_PHYS_64BIT
480 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
481 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
483 #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
484 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
486 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
487 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
488 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
489 #ifdef CONFIG_PHYS_64BIT
490 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
492 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
494 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
496 #if defined(CONFIG_PCI)
498 /*PCIE video card used*/
499 #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
504 #if defined(CONFIG_VIDEO)
505 #define CONFIG_BIOSEMU
506 #define CONFIG_CFB_CONSOLE
507 #define CONFIG_VIDEO_SW_CURSOR
508 #define CONFIG_VGA_AS_SINGLE_DEVICE
509 #define CONFIG_ATI_RADEON_FB
510 #define CONFIG_VIDEO_LOGO
511 /*#define CONFIG_CONSOLE_CURSOR*/
512 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
515 #define CONFIG_NET_MULTI
516 #define CONFIG_PCI_PNP /* do pci plug-and-play */
518 #undef CONFIG_EEPRO100
520 #define CONFIG_RTL8139
522 #ifdef CONFIG_RTL8139
523 /* This macro is used by RTL8139 but not defined in PPC architecture */
524 #define KSEG1ADDR(x) (x)
525 #define _IO_BASE 0x00000000
528 #ifndef CONFIG_PCI_PNP
529 #define PCI_ENET0_IOADDR CONFIG_SYS_PCIE3_IO_BUS
530 #define PCI_ENET0_MEMADDR CONFIG_SYS_PCIE3_IO_BUS
531 #define PCI_IDSEL_NUMBER 0x11 /* IDSEL = AD11 */
534 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
535 #define CONFIG_DOS_PARTITION
536 #define CONFIG_SCSI_AHCI
538 #ifdef CONFIG_SCSI_AHCI
539 #define CONFIG_SATA_ULI5288
540 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
541 #define CONFIG_SYS_SCSI_MAX_LUN 1
542 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
543 #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
546 #endif /* CONFIG_PCI */
549 #if defined(CONFIG_TSEC_ENET)
551 #ifndef CONFIG_NET_MULTI
552 #define CONFIG_NET_MULTI 1
555 #define CONFIG_MII 1 /* MII PHY management */
556 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
557 #define CONFIG_TSEC1 1
558 #define CONFIG_TSEC1_NAME "eTSEC1"
559 #define CONFIG_TSEC2 1
560 #define CONFIG_TSEC2_NAME "eTSEC2"
561 #define CONFIG_TSEC3 1
562 #define CONFIG_TSEC3_NAME "eTSEC3"
564 #define CONFIG_PIXIS_SGMII_CMD
565 #define CONFIG_FSL_SGMII_RISER 1
566 #define SGMII_RISER_PHY_OFFSET 0x1b
568 #ifdef CONFIG_FSL_SGMII_RISER
569 #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
572 #define TSEC1_PHY_ADDR 0
573 #define TSEC2_PHY_ADDR 1
574 #define TSEC3_PHY_ADDR 2
576 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
577 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
578 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
580 #define TSEC1_PHYIDX 0
581 #define TSEC2_PHYIDX 0
582 #define TSEC3_PHYIDX 0
584 #define CONFIG_ETHPRIME "eTSEC1"
586 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
587 #endif /* CONFIG_TSEC_ENET */
592 #define CONFIG_ENV_IS_IN_FLASH 1
593 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
594 #define CONFIG_ENV_ADDR 0xfff80000
596 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
598 #define CONFIG_ENV_SIZE 0x2000
599 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
601 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
602 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
605 * Command line configuration.
607 #include <config_cmd_default.h>
609 #define CONFIG_CMD_IRQ
610 #define CONFIG_CMD_PING
611 #define CONFIG_CMD_I2C
612 #define CONFIG_CMD_MII
613 #define CONFIG_CMD_ELF
614 #define CONFIG_CMD_IRQ
615 #define CONFIG_CMD_SETEXPR
617 #if defined(CONFIG_PCI)
618 #define CONFIG_CMD_PCI
619 #define CONFIG_CMD_BEDBUG
620 #define CONFIG_CMD_NET
621 #define CONFIG_CMD_SCSI
622 #define CONFIG_CMD_EXT2
625 #undef CONFIG_WATCHDOG /* watchdog disabled */
628 * Miscellaneous configurable options
630 #define CONFIG_SYS_LONGHELP /* undef to save memory */
631 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
632 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
633 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
634 #if defined(CONFIG_CMD_KGDB)
635 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
637 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
639 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
640 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
641 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
642 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
645 * For booting Linux, the board info and command line data
646 * have to be in the first 8 MB of memory, since this is
647 * the maximum mapped by the Linux kernel during initialization.
649 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
652 * Internal Definitions
656 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
657 #define BOOTFLAG_WARM 0x02 /* Software reboot */
659 #if defined(CONFIG_CMD_KGDB)
660 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
661 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
665 * Environment Configuration
668 /* The mac addresses for all ethernet interface */
669 #if defined(CONFIG_TSEC_ENET)
670 #define CONFIG_HAS_ETH0
671 #define CONFIG_ETHADDR 00:E0:0C:02:00:FD
672 #define CONFIG_HAS_ETH1
673 #define CONFIG_ETH1ADDR 00:E0:0C:02:01:FD
674 #define CONFIG_HAS_ETH2
675 #define CONFIG_ETH2ADDR 00:E0:0C:02:02:FD
676 #define CONFIG_HAS_ETH3
677 #define CONFIG_ETH3ADDR 00:E0:0C:02:03:FD
680 #define CONFIG_IPADDR 192.168.1.254
682 #define CONFIG_HOSTNAME unknown
683 #define CONFIG_ROOTPATH /opt/nfsroot
684 #define CONFIG_BOOTFILE uImage
685 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
687 #define CONFIG_SERVERIP 192.168.1.1
688 #define CONFIG_GATEWAYIP 192.168.1.1
689 #define CONFIG_NETMASK 255.255.255.0
691 /* default location for tftp and bootm */
692 #define CONFIG_LOADADDR 1000000
694 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
695 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
697 #define CONFIG_BAUDRATE 115200
699 #define CONFIG_EXTRA_ENV_SETTINGS \
700 "perf_mode=stable\0" \
701 "memctl_intlv_ctl=2\0" \
703 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
704 "tftpflash=tftpboot $loadaddr $uboot; " \
705 "protect off " MK_STR(TEXT_BASE) " +$filesize; " \
706 "erase " MK_STR(TEXT_BASE) " +$filesize; " \
707 "cp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize; " \
708 "protect on " MK_STR(TEXT_BASE) " +$filesize; " \
709 "cmp.b $loadaddr " MK_STR(TEXT_BASE) " $filesize\0" \
710 "consoledev=ttyS0\0" \
711 "ramdiskaddr=2000000\0" \
712 "ramdiskfile=p2020ds/ramdisk.uboot\0" \
714 "fdtfile=p2020ds/p2020ds.dtb\0" \
717 #define CONFIG_HDBOOT \
718 "setenv bootargs root=/dev/$bdev rw " \
719 "console=$consoledev,$baudrate $othbootargs;" \
720 "tftp $loadaddr $bootfile;" \
721 "tftp $fdtaddr $fdtfile;" \
722 "bootm $loadaddr - $fdtaddr"
724 #define CONFIG_NFSBOOTCOMMAND \
725 "setenv bootargs root=/dev/nfs rw " \
726 "nfsroot=$serverip:$rootpath " \
727 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
728 "console=$consoledev,$baudrate $othbootargs;" \
729 "tftp $loadaddr $bootfile;" \
730 "tftp $fdtaddr $fdtfile;" \
731 "bootm $loadaddr - $fdtaddr"
733 #define CONFIG_RAMBOOTCOMMAND \
734 "setenv bootargs root=/dev/ram rw " \
735 "console=$consoledev,$baudrate $othbootargs;" \
736 "tftp $ramdiskaddr $ramdiskfile;" \
737 "tftp $loadaddr $bootfile;" \
738 "tftp $fdtaddr $fdtfile;" \
739 "bootm $loadaddr $ramdiskaddr $fdtaddr"
741 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
743 #endif /* __CONFIG_H */