2 * Copyright 2007-2012 Freescale Semiconductor, Inc.
4 * See file CREDITS for list of people who contributed to this
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * p2020ds board configuration file
30 #include "../board/freescale/common/ics307_clk.h"
33 #define CONFIG_PHYS_64BIT
37 #define CONFIG_SYS_RAMBOOT
38 #define CONFIG_SYS_EXTRA_ENV_RELOC
39 #define CONFIG_SYS_TEXT_BASE 0xf8f80000
40 #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
43 #ifdef CONFIG_SPIFLASH
44 #define CONFIG_SYS_RAMBOOT
45 #define CONFIG_SYS_EXTRA_ENV_RELOC
46 #define CONFIG_SYS_TEXT_BASE 0xf8f80000
47 #define CONFIG_RESET_VECTOR_ADDRESS 0xf8fffffc
50 /* High Level Configuration Options */
51 #define CONFIG_BOOKE 1 /* BOOKE */
52 #define CONFIG_E500 1 /* BOOKE e500 family */
53 #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41/48 */
54 #define CONFIG_P2020 1
55 #define CONFIG_P2020DS 1
56 #define CONFIG_MP 1 /* support multiple processors */
58 #ifndef CONFIG_SYS_TEXT_BASE
59 #define CONFIG_SYS_TEXT_BASE 0xeff80000
62 #ifndef CONFIG_RESET_VECTOR_ADDRESS
63 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
66 #define CONFIG_SYS_SRIO
67 #define CONFIG_SRIO1 /* SRIO port 1 */
68 #define CONFIG_SRIO2 /* SRIO port 2 */
70 #define CONFIG_FSL_ELBC 1 /* Has Enhanced localbus controller */
71 #define CONFIG_PCI 1 /* Enable PCI/PCIE */
72 #define CONFIG_PCIE1 1 /* PCIE controler 1 (slot 1) */
73 #define CONFIG_PCIE2 1 /* PCIE controler 2 (slot 2) */
74 #define CONFIG_PCIE3 1 /* PCIE controler 3 (ULI bridge) */
75 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
76 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
77 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
79 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
80 #define CONFIG_E1000 1 /* Defind e1000 pci Ethernet card*/
82 #define CONFIG_TSEC_ENET /* tsec ethernet support */
83 #define CONFIG_ENV_OVERWRITE
85 #define CONFIG_SYS_CLK_FREQ get_board_sys_clk() /* sysclk for MPC85xx */
86 #define CONFIG_DDR_CLK_FREQ get_board_ddr_clk() /* ddrclk for MPC85xx */
87 #define CONFIG_ICS307_REFCLK_HZ 33333000 /* ICS307 clock chip ref freq */
90 * These can be toggled for performance analysis, otherwise use default.
92 #define CONFIG_L2_CACHE /* toggle L2 cache */
93 #define CONFIG_BTB /* toggle branch predition */
95 #define CONFIG_BOARD_EARLY_INIT_F /* Call board_pre_init */
97 #define CONFIG_ENABLE_36BIT_PHYS 1
99 #ifdef CONFIG_PHYS_64BIT
100 #define CONFIG_ADDR_MAP 1
101 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
104 #define CONFIG_POST CONFIG_SYS_POST_MEMORY /* test POST memory test */
105 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
106 #define CONFIG_SYS_MEMTEST_END 0x00400000
107 #define CONFIG_PANIC_HANG /* do not reset board on panic */
110 * Config the L2 Cache
112 #define CONFIG_SYS_INIT_L2_ADDR 0xf8f80000
113 #ifdef CONFIG_PHYS_64BIT
114 #define CONFIG_SYS_INIT_L2_ADDR_PHYS 0xff8f80000ull
116 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
118 #define CONFIG_SYS_L2_SIZE (512 << 10)
119 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
121 #define CONFIG_SYS_CCSRBAR 0xffe00000
122 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
125 #define CONFIG_VERY_BIG_RAM
127 #define CONFIG_FSL_DDR2
129 #define CONFIG_FSL_DDR3 1
132 /* ECC will be enabled based on perf_mode environment variable */
133 /* #define CONFIG_DDR_ECC */
135 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
136 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
138 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
139 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
141 #define CONFIG_NUM_DDR_CONTROLLERS 1
142 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
143 #define CONFIG_CHIP_SELECTS_PER_CTRL 2
145 /* I2C addresses of SPD EEPROMs */
146 #define CONFIG_DDR_SPD
147 #define CONFIG_SYS_SPD_BUS_NUM 0 /* SPD EEPROM located on I2C bus 0 */
148 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
150 /* These are used when DDR doesn't use SPD. */
151 #define CONFIG_SYS_SDRAM_SIZE 1024 /* DDR is 1GB */
153 /* Default settings for "stable" mode */
154 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
155 #define CONFIG_SYS_DDR_CS1_BNDS 0x00000000
156 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
157 #define CONFIG_SYS_DDR_CS1_CONFIG 0x00000000
158 #define CONFIG_SYS_DDR_TIMING_3 0x00020000
159 #define CONFIG_SYS_DDR_TIMING_0 0x00330804
160 #define CONFIG_SYS_DDR_TIMING_1 0x6f6b4846
161 #define CONFIG_SYS_DDR_TIMING_2 0x0fa890d4
162 #define CONFIG_SYS_DDR_MODE_1 0x00421422
163 #define CONFIG_SYS_DDR_MODE_2 0x00000000
164 #define CONFIG_SYS_DDR_MODE_CTRL 0x00000000
165 #define CONFIG_SYS_DDR_INTERVAL 0x61800100
166 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
167 #define CONFIG_SYS_DDR_CLK_CTRL 0x02000000
168 #define CONFIG_SYS_DDR_TIMING_4 0x00220001
169 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
170 #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
171 #define CONFIG_SYS_DDR_WRLVL_CNTL 0x8655A608
172 #define CONFIG_SYS_DDR_CONTROL 0xE7000000 /* Type = DDR3: ECC enabled, No Interleaving */
173 #define CONFIG_SYS_DDR_CONTROL2 0x24400011
174 #define CONFIG_SYS_DDR_CDR1 0x00040000
175 #define CONFIG_SYS_DDR_CDR2 0x00000000
177 #define CONFIG_SYS_DDR_ERR_INT_EN 0x0000000d
178 #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
179 #define CONFIG_SYS_DDR_SBE 0x00010000
181 /* Settings that differ for "performance" mode */
182 #define CONFIG_SYS_DDR_CS0_BNDS_PERF 0x0000007F /* Interleaving Enabled */
183 #define CONFIG_SYS_DDR_CS1_BNDS_PERF 0x00000000 /* Interleaving Enabled */
184 #define CONFIG_SYS_DDR_CS1_CONFIG_PERF 0x80014202
185 #define CONFIG_SYS_DDR_TIMING_1_PERF 0x5d5b4543
186 #define CONFIG_SYS_DDR_TIMING_2_PERF 0x0fa890ce
187 #define CONFIG_SYS_DDR_CONTROL_PERF 0xC7004000 /* Type = DDR3: ECC disabled, cs0-cs1 interleaving */
190 * The following set of values were tested for DDR2
191 * with a DDR3 to DDR2 interposer
193 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
194 #define CONFIG_SYS_DDR_TIMING_0 0x00260802
195 #define CONFIG_SYS_DDR_TIMING_1 0x3935d322
196 #define CONFIG_SYS_DDR_TIMING_2 0x14904cc8
197 #define CONFIG_SYS_DDR_MODE_1 0x00480432
198 #define CONFIG_SYS_DDR_MODE_2 0x00000000
199 #define CONFIG_SYS_DDR_INTERVAL 0x06180100
200 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
201 #define CONFIG_SYS_DDR_CLK_CTRL 0x03800000
202 #define CONFIG_SYS_DDR_OCD_CTRL 0x00000000
203 #define CONFIG_SYS_DDR_OCD_STATUS 0x00000000
204 #define CONFIG_SYS_DDR_CONTROL 0xC3008000
205 #define CONFIG_SYS_DDR_CONTROL2 0x04400010
212 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
213 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
214 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
215 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
217 * Localbus cacheable (TBD)
218 * 0xXXXX_XXXX 0xXXXX_XXXX SRAM YZ M Cacheable
220 * Localbus non-cacheable
221 * 0xe000_0000 0xe80f_ffff Promjet/free 128M non-cacheable
222 * 0xe800_0000 0xefff_ffff FLASH 128M non-cacheable
223 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
224 * 0xffdf_0000 0xffdf_7fff PIXIS 32K non-cacheable TLB0
225 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
226 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
230 * Local Bus Definitions
232 #define CONFIG_SYS_FLASH_BASE 0xe0000000 /* start of FLASH 128M */
233 #ifdef CONFIG_PHYS_64BIT
234 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfe0000000ull
236 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
239 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000)) | BR_PS_16 | BR_V)
240 #define CONFIG_FLASH_OR_PRELIM 0xf8000ff7
242 #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
243 #define CONFIG_SYS_OR1_PRELIM 0xf8000ff7
245 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS + 0x8000000, CONFIG_SYS_FLASH_BASE_PHYS}
246 #define CONFIG_SYS_FLASH_QUIET_TEST
247 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
249 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
250 #define CONFIG_SYS_MAX_FLASH_SECT 1024 /* sectors per device */
251 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
252 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
254 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
256 #define CONFIG_FLASH_CFI_DRIVER
257 #define CONFIG_SYS_FLASH_CFI
258 #define CONFIG_SYS_FLASH_EMPTY_INFO
259 #define CONFIG_SYS_FLASH_AMD_CHECK_DQ7
261 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
263 #define CONFIG_HWCONFIG /* enable hwconfig */
264 #define CONFIG_FSL_NGPIXIS /* use common ngPIXIS code */
266 #ifdef CONFIG_FSL_NGPIXIS
267 #define PIXIS_BASE 0xffdf0000 /* PIXIS registers */
268 #ifdef CONFIG_PHYS_64BIT
269 #define PIXIS_BASE_PHYS 0xfffdf0000ull
271 #define PIXIS_BASE_PHYS PIXIS_BASE
274 #define CONFIG_SYS_BR3_PRELIM (BR_PHYS_ADDR(PIXIS_BASE_PHYS) | BR_PS_8 | BR_V)
275 #define CONFIG_SYS_OR3_PRELIM 0xffffeff7 /* 32KB but only 4k mapped */
277 #define PIXIS_LBMAP_SWITCH 7
278 #define PIXIS_LBMAP_MASK 0xf0
279 #define PIXIS_LBMAP_SHIFT 4
280 #define PIXIS_LBMAP_ALTBANK 0x20
283 #define CONFIG_SYS_INIT_RAM_LOCK 1
284 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
285 #ifdef CONFIG_PHYS_64BIT
286 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0xf
287 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR
288 /* The assembler doesn't like typecast */
289 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS \
290 ((CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH * 1ull << 32) | \
291 CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW)
293 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS CONFIG_SYS_INIT_RAM_ADDR /* Initial L1 address */
294 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_HIGH 0
295 #define CONFIG_SYS_INIT_RAM_ADDR_PHYS_LOW CONFIG_SYS_INIT_RAM_ADDR_PHYS
297 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* Size of used area in RAM */
299 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
300 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
302 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
303 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
305 #define CONFIG_SYS_NAND_BASE 0xffa00000
306 #ifdef CONFIG_PHYS_64BIT
307 #define CONFIG_SYS_NAND_BASE_PHYS 0xfffa00000ull
309 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
311 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE,\
312 CONFIG_SYS_NAND_BASE + 0x40000, \
313 CONFIG_SYS_NAND_BASE + 0x80000,\
314 CONFIG_SYS_NAND_BASE + 0xC0000}
315 #define CONFIG_SYS_MAX_NAND_DEVICE 4
316 #define CONFIG_MTD_NAND_VERIFY_WRITE
317 #define CONFIG_CMD_NAND 1
318 #define CONFIG_NAND_FSL_ELBC 1
319 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
321 /* NAND flash config */
322 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
323 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
324 | BR_PS_8 /* Port Size = 8bit */ \
325 | BR_MS_FCM /* MSEL = FCM */ \
327 #define CONFIG_SYS_NAND_OR_PRELIM (0xFFFC0000 /* length 256K */ \
328 | OR_FCM_PGS /* Large Page*/ \
336 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
337 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
338 #define CONFIG_SYS_BR2_PRELIM CONFIG_SYS_NAND_BR_PRELIM /* NAND Base Address */
339 #define CONFIG_SYS_OR2_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
341 #define CONFIG_SYS_BR4_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x40000))\
342 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
343 | BR_PS_8 /* Port Size = 8bit */ \
344 | BR_MS_FCM /* MSEL = FCM */ \
346 #define CONFIG_SYS_OR4_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
347 #define CONFIG_SYS_BR5_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0x80000))\
348 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
349 | BR_PS_8 /* Port Size = 8bit */ \
350 | BR_MS_FCM /* MSEL = FCM */ \
352 #define CONFIG_SYS_OR5_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
354 #define CONFIG_SYS_BR6_PRELIM (BR_PHYS_ADDR((CONFIG_SYS_NAND_BASE_PHYS + 0xc0000))\
355 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
356 | BR_PS_8 /* Port Size = 8bit */ \
357 | BR_MS_FCM /* MSEL = FCM */ \
359 #define CONFIG_SYS_OR6_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
361 /* Serial Port - controlled on board with jumper J8
365 #define CONFIG_CONS_INDEX 1
366 #define CONFIG_SYS_NS16550
367 #define CONFIG_SYS_NS16550_SERIAL
368 #define CONFIG_SYS_NS16550_REG_SIZE 1
369 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
371 #define CONFIG_SYS_BAUDRATE_TABLE \
372 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
374 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
375 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
377 /* Use the HUSH parser */
378 #define CONFIG_SYS_HUSH_PARSER
381 * Pass open firmware flat tree
383 #define CONFIG_OF_LIBFDT 1
384 #define CONFIG_OF_BOARD_SETUP 1
385 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
388 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
389 #define CONFIG_HARD_I2C /* I2C with hardware support */
390 #define CONFIG_I2C_MULTI_BUS
391 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
392 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
393 #define CONFIG_SYS_I2C_SLAVE 0x7F
394 #define CONFIG_SYS_I2C_NOPROBES {{0,0x29}}/* Don't probe these addrs */
395 #define CONFIG_SYS_I2C_OFFSET 0x3000
396 #define CONFIG_SYS_I2C2_OFFSET 0x3100
401 #define CONFIG_ID_EEPROM
402 #ifdef CONFIG_ID_EEPROM
403 #define CONFIG_SYS_I2C_EEPROM_NXID
405 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
406 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
407 #define CONFIG_SYS_EEPROM_BUS_NUM 0
410 * eSPI - Enhanced SPI
412 #define CONFIG_FSL_ESPI
414 #define CONFIG_SPI_FLASH
415 #define CONFIG_SPI_FLASH_SPANSION
417 #define CONFIG_CMD_SF
418 #define CONFIG_SF_DEFAULT_SPEED 10000000
419 #define CONFIG_SF_DEFAULT_MODE SPI_MODE_0
423 * Memory space is mapped 1-1, but I/O space must start from 0.
426 /* controller 3, Slot 1, tgtid 3, Base address b000 */
427 #define CONFIG_SYS_PCIE3_NAME "Slot 1"
428 #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
429 #ifdef CONFIG_PHYS_64BIT
430 #define CONFIG_SYS_PCIE3_MEM_BUS 0xe0000000
431 #define CONFIG_SYS_PCIE3_MEM_PHYS 0xc00000000ull
433 #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
434 #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
436 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
437 #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
438 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
439 #ifdef CONFIG_PHYS_64BIT
440 #define CONFIG_SYS_PCIE3_IO_PHYS 0xfffc00000ull
442 #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
444 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
446 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
447 #define CONFIG_SYS_PCIE2_NAME "ULI"
448 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
449 #ifdef CONFIG_PHYS_64BIT
450 #define CONFIG_SYS_PCIE2_MEM_BUS 0xe0000000
451 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
453 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
454 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
456 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
457 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
458 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
459 #ifdef CONFIG_PHYS_64BIT
460 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
462 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
464 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
466 /* controller 1, Slot 2, tgtid 1, Base address a000 */
467 #define CONFIG_SYS_PCIE1_NAME "Slot 2"
468 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
469 #ifdef CONFIG_PHYS_64BIT
470 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
471 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc40000000ull
473 #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
474 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
476 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
477 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
478 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
479 #ifdef CONFIG_PHYS_64BIT
480 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc20000ull
482 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
484 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
486 #if defined(CONFIG_PCI)
488 /*PCIE video card used*/
489 #define VIDEO_IO_OFFSET CONFIG_SYS_PCIE1_IO_VIRT
494 #if defined(CONFIG_VIDEO)
495 #define CONFIG_BIOSEMU
496 #define CONFIG_CFB_CONSOLE
497 #define CONFIG_VIDEO_SW_CURSOR
498 #define CONFIG_VGA_AS_SINGLE_DEVICE
499 #define CONFIG_ATI_RADEON_FB
500 #define CONFIG_VIDEO_LOGO
501 /*#define CONFIG_CONSOLE_CURSOR*/
502 #define CONFIG_SYS_ISA_IO_BASE_ADDRESS VIDEO_IO_OFFSET
505 /* SRIO1 uses the same window as PCIE2 mem window */
506 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xa0000000
507 #ifdef CONFIG_PHYS_64BIT
508 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc20000000ull
510 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xa0000000
512 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
514 /* SRIO2 uses the same window as PCIE1 mem window */
515 #define CONFIG_SYS_SRIO2_MEM_VIRT 0xc0000000
516 #ifdef CONFIG_PHYS_64BIT
517 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc40000000ull
519 #define CONFIG_SYS_SRIO2_MEM_PHYS 0xc0000000
521 #define CONFIG_SYS_SRIO2_MEM_SIZE 0x20000000 /* 512M */
523 #define CONFIG_PCI_PNP /* do pci plug-and-play */
524 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
525 #define CONFIG_DOS_PARTITION
526 #define CONFIG_SCSI_AHCI
528 #ifdef CONFIG_SCSI_AHCI
529 #define CONFIG_SATA_ULI5288
530 #define CONFIG_SYS_SCSI_MAX_SCSI_ID 4
531 #define CONFIG_SYS_SCSI_MAX_LUN 1
532 #define CONFIG_SYS_SCSI_MAX_DEVICE (CONFIG_SYS_SCSI_MAX_SCSI_ID * CONFIG_SYS_SCSI_MAX_LUN)
533 #define CONFIG_SYS_SCSI_MAXDEVICE CONFIG_SYS_SCSI_MAX_DEVICE
536 #endif /* CONFIG_PCI */
539 #if defined(CONFIG_TSEC_ENET)
541 #define CONFIG_MII 1 /* MII PHY management */
542 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
543 #define CONFIG_TSEC1 1
544 #define CONFIG_TSEC1_NAME "eTSEC1"
545 #define CONFIG_TSEC2 1
546 #define CONFIG_TSEC2_NAME "eTSEC2"
547 #define CONFIG_TSEC3 1
548 #define CONFIG_TSEC3_NAME "eTSEC3"
550 #define CONFIG_FSL_SGMII_RISER 1
551 #define SGMII_RISER_PHY_OFFSET 0x1b
553 #ifdef CONFIG_FSL_SGMII_RISER
554 #define CONFIG_SYS_TBIPA_VALUE 0x10 /* avoid conflict with eTSEC4 paddr */
557 #define TSEC1_PHY_ADDR 0
558 #define TSEC2_PHY_ADDR 1
559 #define TSEC3_PHY_ADDR 2
561 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
562 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
563 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
565 #define TSEC1_PHYIDX 0
566 #define TSEC2_PHYIDX 0
567 #define TSEC3_PHYIDX 0
569 #define CONFIG_ETHPRIME "eTSEC1"
571 #define CONFIG_PHY_GIGE 1 /* Include GbE speed/duplex detection */
572 #endif /* CONFIG_TSEC_ENET */
577 #if defined(CONFIG_SDCARD)
578 #define CONFIG_ENV_IS_IN_MMC
579 #define CONFIG_FSL_FIXED_MMC_LOCATION
580 #define CONFIG_ENV_SIZE 0x2000
581 #define CONFIG_SYS_MMC_ENV_DEV 0
582 #elif defined(CONFIG_SPIFLASH)
583 #define CONFIG_ENV_IS_IN_SPI_FLASH
584 #define CONFIG_ENV_SPI_BUS 0
585 #define CONFIG_ENV_SPI_CS 0
586 #define CONFIG_ENV_SPI_MAX_HZ 10000000
587 #define CONFIG_ENV_SPI_MODE 0
588 #define CONFIG_ENV_SIZE 0x2000 /* 8KB */
589 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
590 #define CONFIG_ENV_SECT_SIZE 0x10000
592 #define CONFIG_ENV_IS_IN_FLASH 1
593 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
594 #define CONFIG_ENV_ADDR 0xfff80000
596 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
598 #define CONFIG_ENV_SIZE 0x2000
599 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
602 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
603 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
606 * Command line configuration.
608 #include <config_cmd_default.h>
610 #define CONFIG_CMD_IRQ
611 #define CONFIG_CMD_PING
612 #define CONFIG_CMD_I2C
613 #define CONFIG_CMD_MII
614 #define CONFIG_CMD_ELF
615 #define CONFIG_CMD_IRQ
616 #define CONFIG_CMD_SETEXPR
617 #define CONFIG_CMD_REGINFO
619 #if defined(CONFIG_PCI)
620 #define CONFIG_CMD_PCI
621 #define CONFIG_CMD_NET
622 #define CONFIG_CMD_SCSI
623 #define CONFIG_CMD_EXT2
629 #define CONFIG_HAS_FSL_DR_USB
630 #ifdef CONFIG_HAS_FSL_DR_USB
631 #define CONFIG_USB_EHCI
633 #ifdef CONFIG_USB_EHCI
634 #define CONFIG_CMD_USB
635 #define CONFIG_USB_STORAGE
636 #define CONFIG_USB_EHCI_FSL
637 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
647 #define CONFIG_FSL_ESDHC
648 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
649 #define CONFIG_CMD_MMC
650 #define CONFIG_GENERIC_MMC
653 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI)
654 #define CONFIG_CMD_EXT2
655 #define CONFIG_CMD_FAT
656 #define CONFIG_DOS_PARTITION
660 * Miscellaneous configurable options
662 #define CONFIG_SYS_LONGHELP /* undef to save memory */
663 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
664 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
665 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
666 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
667 #if defined(CONFIG_CMD_KGDB)
668 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
670 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
672 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
673 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
674 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
675 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
678 * For booting Linux, the board info and command line data
679 * have to be in the first 64 MB of memory, since this is
680 * the maximum mapped by the Linux kernel during initialization.
682 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
683 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
685 #if defined(CONFIG_CMD_KGDB)
686 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
687 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
691 * Environment Configuration
694 /* The mac addresses for all ethernet interface */
695 #if defined(CONFIG_TSEC_ENET)
696 #define CONFIG_HAS_ETH0
697 #define CONFIG_HAS_ETH1
698 #define CONFIG_HAS_ETH2
701 #define CONFIG_IPADDR 192.168.1.254
703 #define CONFIG_HOSTNAME unknown
704 #define CONFIG_ROOTPATH "/opt/nfsroot"
705 #define CONFIG_BOOTFILE "uImage"
706 #define CONFIG_UBOOTPATH u-boot.bin /* U-Boot image on TFTP server */
708 #define CONFIG_SERVERIP 192.168.1.1
709 #define CONFIG_GATEWAYIP 192.168.1.1
710 #define CONFIG_NETMASK 255.255.255.0
712 /* default location for tftp and bootm */
713 #define CONFIG_LOADADDR 1000000
715 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
717 #define CONFIG_BAUDRATE 115200
719 #define CONFIG_EXTRA_ENV_SETTINGS \
720 "perf_mode=performance\0" \
721 "hwconfig=fsl_ddr:ctlr_intlv=bank,bank_intlv=cs0_cs1;" \
722 "usb1:dr_mode=host,phy_type=ulpi\0" \
724 "uboot=" MK_STR(CONFIG_UBOOTPATH) "\0" \
725 "tftpflash=tftpboot $loadaddr $uboot; " \
726 "protect off " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
727 "erase " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
728 "cp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize; " \
729 "protect on " MK_STR(CONFIG_SYS_TEXT_BASE) " +$filesize; " \
730 "cmp.b $loadaddr " MK_STR(CONFIG_SYS_TEXT_BASE) " $filesize\0" \
731 "satabootcmd=setenv bootargs root=/dev/$bdev rw " \
732 "console=$consoledev,$baudrate $othbootargs;" \
733 "tftp $loadaddr $bootfile;" \
734 "tftp $fdtaddr $fdtfile;" \
735 "bootm $loadaddr - $fdtaddr" \
736 "consoledev=ttyS0\0" \
737 "ramdiskaddr=2000000\0" \
738 "ramdiskfile=p2020ds/ramdisk.uboot\0" \
740 "othbootargs=cache-sram-size=0x10000\0" \
741 "fdtfile=p2020ds/p2020ds.dtb\0" \
743 "partition=scsi 0:0\0"
745 #define CONFIG_HDBOOT \
746 "setenv bootargs root=/dev/$bdev rw " \
747 "console=$consoledev,$baudrate $othbootargs;" \
748 "ext2load $partition $loadaddr $bootfile;" \
749 "ext2load $partition $fdtaddr $fdtfile;" \
750 "bootm $loadaddr - $fdtaddr"
752 #define CONFIG_NFSBOOTCOMMAND \
753 "setenv bootargs root=/dev/nfs rw " \
754 "nfsroot=$serverip:$rootpath " \
755 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
756 "console=$consoledev,$baudrate $othbootargs;" \
757 "tftp $loadaddr $bootfile;" \
758 "tftp $fdtaddr $fdtfile;" \
759 "bootm $loadaddr - $fdtaddr"
761 #define CONFIG_RAMBOOTCOMMAND \
762 "setenv bootargs root=/dev/ram rw " \
763 "console=$consoledev,$baudrate $othbootargs;" \
764 "tftp $ramdiskaddr $ramdiskfile;" \
765 "tftp $loadaddr $bootfile;" \
766 "tftp $fdtaddr $fdtfile;" \
767 "bootm $loadaddr $ramdiskaddr $fdtaddr"
769 #define CONFIG_BOOTCOMMAND CONFIG_HDBOOT
771 #endif /* __CONFIG_H */