2 * Copyright 2010-2011 Freescale Semiconductor, Inc.
4 * Authors: Roy Zang <tie-fei.zang@freescale.com>
5 * Chunhe Lan <b25806@freescale.com>
7 * See file CREDITS for list of people who contributed to this
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
27 * p1023rds board configuration file
34 #define CONFIG_NAND_U_BOOT
35 #define CONFIG_RAMBOOT_NAND
38 #ifdef CONFIG_NAND_U_BOOT
39 #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
40 #define CONFIG_SYS_TEXT_BASE 0x11001000
42 #ifdef CONFIG_NAND_SPL
43 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
45 #define CONFIG_SYS_LDSCRIPT $(TOPDIR)/$(CPUDIR)/u-boot-nand.lds
46 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
47 #endif /* CONFIG_NAND_SPL */
50 #ifndef CONFIG_SYS_TEXT_BASE
51 #define CONFIG_SYS_TEXT_BASE 0xeff80000
54 #ifndef CONFIG_SYS_MONITOR_BASE
55 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
58 #ifndef CONFIG_RESET_VECTOR_ADDRESS
59 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
62 /* High Level Configuration Options */
63 #define CONFIG_BOOKE /* BOOKE */
64 #define CONFIG_E500 /* BOOKE e500 family */
65 #define CONFIG_MPC85xx
67 #define CONFIG_P1023RDS
68 #define CONFIG_MP /* support multiple processors */
70 #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
71 #define CONFIG_PCI /* Enable PCI/PCIE */
72 #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
73 #define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */
74 #define CONFIG_PCIE3 /* PCIE controler 3 (slot 3) */
75 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
76 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
77 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
78 #define CONFIG_FSL_LAW /* Use common FSL init code */
81 extern unsigned long get_clock_freq(void);
84 #define CONFIG_SYS_CLK_FREQ 66666666
85 #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
88 * These can be toggled for performance analysis, otherwise use default.
90 #define CONFIG_L2_CACHE /* toggle L2 cache */
91 #define CONFIG_BTB /* toggle branch predition */
92 #define CONFIG_HWCONFIG
94 #define CONFIG_ENABLE_36BIT_PHYS
96 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest works on */
97 #define CONFIG_SYS_MEMTEST_END 0x1fffffff /* fix me, only 1G */
98 #define CONFIG_PANIC_HANG /* do not reset board on panic */
100 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* Implement conversion of
101 addresses in the LBC */
104 #define CONFIG_VERY_BIG_RAM
106 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
107 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
109 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
110 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
112 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
113 #define CONFIG_CHIP_SELECTS_PER_CTRL 2
115 /* These are used when DDR doesn't use SPD. */
116 #define CONFIG_SYS_SDRAM_SIZE 2048u /* DDR is 2GB */
118 /* Default settings for "stable" mode */
119 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003F
120 #define CONFIG_SYS_DDR_CS1_BNDS 0x0040007F
121 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
122 #define CONFIG_SYS_DDR_CS1_CONFIG 0x80014302
123 #define CONFIG_SYS_DDR_TIMING_3 0x00020000
124 #define CONFIG_SYS_DDR_TIMING_0 0x40110104
125 #define CONFIG_SYS_DDR_TIMING_1 0x5C59E544
126 #define CONFIG_SYS_DDR_TIMING_2 0x0fA888CA
127 #define CONFIG_SYS_DDR_MODE_1 0x00441210
128 #define CONFIG_SYS_DDR_MODE_2 0x00000000
129 #define CONFIG_SYS_DDR_MODE_CTRL 0x00000000
130 #define CONFIG_SYS_DDR_INTERVAL 0x0A280100
131 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
132 #define CONFIG_SYS_DDR_CLK_CTRL 0x01800000
133 #define CONFIG_SYS_DDR_TIMING_4 0x00000001
134 #define CONFIG_SYS_DDR_TIMING_5 0x01401400
135 #define CONFIG_SYS_DDR_ZQ_CNTL 0x89080600
136 #define CONFIG_SYS_DDR_WRLVL_CNTL 0x8675F605
137 #define CONFIG_SYS_DDR_CONTROL 0xC70C0008 /* Type = DDR3: No Interleaving */
138 #define CONFIG_SYS_DDR_CONTROL2 0x24401010
139 #define CONFIG_SYS_DDR_CDR1 0x00000000
140 #define CONFIG_SYS_DDR_CDR2 0x00000000
142 #define CONFIG_SYS_DDR_ERR_INT_EN 0x00000000
143 #define CONFIG_SYS_DDR_ERR_DIS 0x00000000
144 #define CONFIG_SYS_DDR_SBE 0x00000000
146 /* Settings that differ for "performance" mode */
147 #define CONFIG_SYS_DDR_CS0_BNDS_PERF 0x0000007F /* Interleaving Enabled */
148 #define CONFIG_SYS_DDR_CS1_BNDS_PERF 0x00000000 /* Interleaving Enabled */
149 #define CONFIG_SYS_DDR_CS1_CONFIG_PERF 0x80014302
150 #define CONFIG_SYS_DDR_TIMING_1_PERF 0x5C58E544
151 #define CONFIG_SYS_DDR_TIMING_2_PERF 0x0FA888CA
152 /* Type = DDR3: cs0-cs1 interleaving */
153 #define CONFIG_SYS_DDR_CONTROL_PERF 0xC70C4008
154 #define CONFIG_SYS_DDR_CDR_1 0x00000000
155 #define CONFIG_SYS_DDR_CDR_2 0x00000000
161 * 0x0000_0000 0x7fff_ffff DDR 2G Cacheable
162 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
163 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
164 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
166 * Localbus non-cacheable
167 * 0xe000_0000 0xe003_ffff BCSR 256K BCSR
168 * 0xee00_0000 0xefff_ffff NOR flash 32M NOR flash
169 * 0xff00_0000 0xff3f_ffff DPAA_QBMAN 4M
170 * 0xff60_0000 0xff7f_ffff CCSR 2M non-cacheable
171 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
172 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
176 * Local Bus Definitions
178 #define CONFIG_SYS_BCSR_BASE 0xe0000000 /* start of on board FPGA */
179 #define CONFIG_SYS_BCSR_BASE_PHYS CONFIG_SYS_BCSR_BASE
182 #define CONFIG_SYS_FLASH_BASE 0xee000000 /* start of FLASH 32M */
184 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
186 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
188 #define CONFIG_FLASH_OR_PRELIM 0xfe000ff7
190 #define CONFIG_FLASH_CFI_DRIVER
191 #define CONFIG_SYS_FLASH_CFI
192 #define CONFIG_SYS_FLASH_EMPTY_INFO
194 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
195 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
196 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
197 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
199 #define CONFIG_SYS_NO_FLASH
202 #if defined(CONFIG_SYS_SPL) || defined(CONFIG_RAMBOOT_NAND)
203 #define CONFIG_SYS_RAMBOOT
206 #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f function */
207 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
209 #define CONFIG_SYS_INIT_RAM_LOCK
210 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
211 #define CONFIG_SYS_INIT_RAM_END 0x00004000 /* End of used area in RAM */
213 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
214 #define CONFIG_SYS_GBL_DATA_OFFSET \
215 (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
216 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
218 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
219 #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
221 #ifndef CONFIG_NAND_SPL
222 #define CONFIG_SYS_NAND_BASE 0xffa00000
223 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
225 #define CONFIG_SYS_NAND_BASE 0xfff00000
226 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
229 #define CONFIG_SYS_NAND_BASE_LIST {CONFIG_SYS_NAND_BASE}
230 #define CONFIG_SYS_MAX_NAND_DEVICE 1
231 #define CONFIG_MTD_NAND_VERIFY_WRITE
232 #define CONFIG_CMD_NAND
233 #define CONFIG_NAND_FSL_ELBC
234 #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
236 /* NAND boot: 4K NAND loader config */
237 #define CONFIG_SYS_NAND_SPL_SIZE 0x1000
238 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((512 << 10) + CONFIG_SYS_NAND_SPL_SIZE)
239 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000 - CONFIG_SYS_NAND_SPL_SIZE)
240 #define CONFIG_SYS_NAND_U_BOOT_START 0x11000000
241 #define CONFIG_SYS_NAND_U_BOOT_OFFS (0)
242 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
243 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
245 /* NAND flash config */
246 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
247 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
248 | BR_PS_8 /* Port Size = 8bit */ \
249 | BR_MS_FCM /* MSEL = FCM */ \
251 #define CONFIG_SYS_NAND_OR_PRELIM (0xFFF80000 /* length 32K */ \
259 #ifdef CONFIG_RAMBOOT_NAND
260 /* NAND Base Address */
261 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
262 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
263 /* chip select 1 - BCSR */
264 #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_BCSR_BASE_PHYS) \
265 | BR_MS_GPCM | BR_PS_8 | BR_V)
266 #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB | OR_GPCM_CSNT | OR_GPCM_XACS \
267 | OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR \
270 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
271 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
272 /* chip select 1 - BCSR */
273 #define CONFIG_SYS_BR1_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_BCSR_BASE_PHYS) \
274 | BR_MS_GPCM | BR_PS_8 | BR_V)
275 #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB | OR_GPCM_CSNT | OR_GPCM_XACS \
276 | OR_GPCM_SCY | OR_GPCM_TRLX | OR_GPCM_EHTR \
284 #define CONFIG_CONS_INDEX 1
285 #undef CONFIG_SERIAL_SOFTWARE_FIFO
286 #define CONFIG_SYS_NS16550
287 #define CONFIG_SYS_NS16550_SERIAL
288 #define CONFIG_SYS_NS16550_REG_SIZE 1
289 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
290 #ifdef CONFIG_NAND_SPL
291 #define CONFIG_NS16550_MIN_FUNCTIONS
294 #define CONFIG_SYS_BAUDRATE_TABLE \
295 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
297 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
298 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
300 /* Use the HUSH parser */
301 #define CONFIG_SYS_HUSH_PARSER
302 #ifdef CONFIG_SYS_HUSH_PARSER
303 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
307 * Pass open firmware flat tree
309 #define CONFIG_OF_LIBFDT
310 #define CONFIG_OF_BOARD_SETUP
311 #define CONFIG_OF_STDOUT_VIA_ALIAS
313 #define CONFIG_SYS_64BIT_VSPRINTF
314 #define CONFIG_SYS_64BIT_STRTOUL
316 /* new uImage format support */
318 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
321 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
322 #define CONFIG_HARD_I2C /* I2C with hardware support */
323 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
324 #define CONFIG_I2C_MULTI_BUS
325 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
326 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x51
327 #define CONFIG_SYS_I2C_SLAVE 0x7F
328 #define CONFIG_SYS_I2C_OFFSET 0x3000
329 #define CONFIG_SYS_I2C2_OFFSET 0x3100
334 #define CONFIG_ID_EEPROM
335 #ifdef CONFIG_ID_EEPROM
336 #define CONFIG_SYS_I2C_EEPROM_NXID
338 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x51
339 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
340 #define CONFIG_SYS_EEPROM_BUS_NUM 0
342 #define CONFIG_CMD_I2C
345 * eSPI - Enhanced SPI
347 #define CONFIG_SPI_FLASH
348 #define CONFIG_SPI_FLASH_ATMEL
350 #define CONFIG_HARD_SPI
351 #define CONFIG_FSL_ESPI
353 #define CONFIG_CMD_SF
354 #define CONFIG_SF_DEFAULT_SPEED 10000000
355 #define CONFIG_SF_DEFAULT_MODE 0
359 * Memory space is mapped 1-1, but I/O space must start from 0.
362 /* controller 3, Slot 1, tgtid 3, Base address b000 */
363 #define CONFIG_SYS_PCIE3_NAME "Slot 3"
364 #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
365 #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
366 #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
367 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
368 #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
369 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
370 #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
371 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
373 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
374 #define CONFIG_SYS_PCIE2_NAME "Slot 2"
375 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
376 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
377 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
378 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
379 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
380 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
381 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
382 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
384 /* controller 1, Slot 2, tgtid 1, Base address a000 */
385 #define CONFIG_SYS_PCIE1_NAME "Slot 1"
386 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
387 #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
388 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
389 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
390 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
391 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
392 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
393 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
395 #if defined(CONFIG_PCI)
396 #define CONFIG_E1000 /* Defind e1000 pci Ethernet card */
397 #define CONFIG_PCI_PNP /* do pci plug-and-play */
398 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
399 #endif /* CONFIG_PCI */
404 #define CONFIG_ENV_OVERWRITE
406 #if defined(CONFIG_SYS_RAMBOOT)
407 #if defined(CONFIG_RAMBOOT_NAND)
408 #define CONFIG_ENV_IS_IN_NAND
409 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
410 #define CONFIG_ENV_OFFSET ((512 * 1024) + CONFIG_SYS_NAND_BLOCK_SIZE)
412 #define CONFIG_ENV_IS_NOWHERE /* Store ENV in memory only */
413 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x4000)
414 #define CONFIG_ENV_SIZE 0x2000
417 #define CONFIG_ENV_IS_IN_FLASH
418 #if CONFIG_SYS_MONITOR_BASE > 0xfff80000
419 #define CONFIG_ENV_ADDR 0xfff80000
421 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
423 #define CONFIG_ENV_SIZE 0x2000
424 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
427 #define CONFIG_LOADS_ECHO /* echo on for serial download */
428 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
431 * Command line configuration.
433 #include <config_cmd_default.h>
435 #define CONFIG_CMD_IRQ
436 #define CONFIG_CMD_PING
437 #define CONFIG_CMD_MII
438 #define CONFIG_CMD_ELF
439 #define CONFIG_CMD_SETEXPR
440 #define CONFIG_CMD_REGINFO
442 #if defined(CONFIG_PCI)
443 #define CONFIG_CMD_PCI
444 #define CONFIG_CMD_NET
450 #define CONFIG_USB_EHCI
452 #ifdef CONFIG_USB_EHCI
453 #define CONFIG_CMD_USB
454 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
455 #define CONFIG_USB_EHCI_FSL
456 #define CONFIG_USB_STORAGE
457 #define CONFIG_CMD_FAT
458 #define CONFIG_CMD_EXT2
459 #define CONFIG_CMD_FAT
460 #define CONFIG_DOS_PARTITION
464 * Miscellaneous configurable options
466 #define CONFIG_SYS_LONGHELP /* undef to save memory */
467 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
468 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
469 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
470 #if defined(CONFIG_CMD_KGDB)
471 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
473 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
475 /* Print Buffer Size */
476 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16)
477 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
478 /* Boot Argument Buffer Size */
479 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
480 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
483 * For booting Linux, the board info and command line data
484 * have to be in the first 16 MB of memory, since this is
485 * the maximum mapped by the Linux kernel during initialization.
487 #define CONFIG_SYS_BOOTMAPSZ (16 << 20) /* Initial Memory map for Linux*/
488 #define CONFIG_SYS_BOOTM_LEN (16 << 20) /* Increase max gunzip size */
490 #if defined(CONFIG_CMD_KGDB)
491 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
492 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
496 * Environment Configuration
498 #define CONFIG_BOOTFILE "uImage"
499 #define CONFIG_UBOOTPATH (u-boot.bin) /* U-Boot image on TFTP server */
501 /* default location for tftp and bootm */
502 #define CONFIG_LOADADDR 1000000
504 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
506 #define CONFIG_BAUDRATE 115200
509 #define CONFIG_SYS_DPAA_QBMAN /* support Q/Bman */
510 #define CONFIG_SYS_QMAN_MEM_BASE 0xff000000
511 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
512 #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
513 #define CONFIG_SYS_BMAN_MEM_BASE 0xff200000
514 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
515 #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
518 #define CONFIG_SYS_DPAA_FMAN
519 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
521 #ifdef CONFIG_SYS_DPAA_FMAN
522 #define CONFIG_FMAN_ENET
523 #define CONFIG_PHY_MARVELL
527 /* Default address of microcode for the Linux Fman driver */
528 /* QE microcode/firmware address */
529 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
530 #define CONFIG_SYS_QE_FMAN_FW_ADDR 0xEF000000
532 #define CONFIG_SYS_QE_FMAN_FW_IN_NAND
533 #define CONFIG_SYS_QE_FMAN_FW_ADDR 0x1f00000
535 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
536 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
538 #ifdef CONFIG_FMAN_ENET
539 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x2
540 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x7
542 #define CONFIG_SYS_TBIPA_VALUE 8
543 #define CONFIG_MII /* MII PHY management */
544 #define CONFIG_ETHPRIME "FM1@DTSEC1"
547 #define CONFIG_EXTRA_ENV_SETTINGS \
548 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
550 #endif /* __CONFIG_H */