2 * Copyright 2013 Freescale Semiconductor, Inc.
4 * Authors: Roy Zang <tie-fei.zang@freescale.com>
5 * Chunhe Lan <Chunhe.Lan@freescale.com>
7 * SPDX-License-Identifier: GPL-2.0+
13 #ifndef CONFIG_SYS_TEXT_BASE
14 #define CONFIG_SYS_TEXT_BASE 0xeff40000
17 #ifndef CONFIG_SYS_MONITOR_BASE
18 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
21 #ifndef CONFIG_RESET_VECTOR_ADDRESS
22 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
25 /* High Level Configuration Options */
26 #define CONFIG_BOOKE /* BOOKE */
27 #define CONFIG_E500 /* BOOKE e500 family */
29 #define CONFIG_MP /* support multiple processors */
31 #define CONFIG_FSL_ELBC /* Has Enhanced localbus controller */
32 #define CONFIG_PCI /* Enable PCI/PCIE */
33 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
34 #define CONFIG_PCIE1 /* PCIE controler 1 (slot 1) */
35 #define CONFIG_PCIE2 /* PCIE controler 2 (slot 2) */
36 #define CONFIG_PCIE3 /* PCIE controler 3 (slot 3) */
37 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
38 #define CONFIG_FSL_PCIE_RESET /* need PCIe reset errata */
39 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
40 #define CONFIG_FSL_LAW /* Use common FSL init code */
43 extern unsigned long get_clock_freq(void);
46 #define CONFIG_SYS_CLK_FREQ 66666666
47 #define CONFIG_DDR_CLK_FREQ CONFIG_SYS_CLK_FREQ
50 * These can be toggled for performance analysis, otherwise use default.
52 #define CONFIG_L2_CACHE /* toggle L2 cache */
53 #define CONFIG_BTB /* toggle branch predition */
54 #define CONFIG_HWCONFIG
56 #define CONFIG_ENABLE_36BIT_PHYS
58 #define CONFIG_SYS_MEMTEST_START 0x01000000 /* memtest works on */
59 #define CONFIG_SYS_MEMTEST_END 0x02000000
61 #define CONFIG_PANIC_HANG /* do not reset board on panic */
63 /* Implement conversion of addresses in the LBC */
64 #define CONFIG_SYS_LBC_LBCR 0x00000000
65 #define CONFIG_SYS_LBC_LCRR LCRR_CLKDIV_8
68 #define CONFIG_VERY_BIG_RAM
69 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
70 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
72 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
73 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
75 #define CONFIG_DDR_SPD
76 #define CONFIG_SYS_FSL_DDR3
77 #define CONFIG_FSL_DDR_INTERACTIVE
78 #define CONFIG_SYS_SDRAM_SIZE 512u /* DDR is 512M */
79 #define CONFIG_SYS_SPD_BUS_NUM 0
80 #define SPD_EEPROM_ADDRESS 0x50
81 #define CONFIG_SYS_DDR_RAW_TIMING
86 * 0x0000_0000 0x1fff_ffff DDR 512M cacheable
87 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1G non-cacheable
88 * 0xc000_0000 0xdfff_ffff PCI 512M non-cacheable
89 * 0xe100_0000 0xe3ff_ffff PCI IO range 4M non-cacheable
90 * 0xff00_0000 0xff3f_ffff DPAA_QBMAN 4M cacheable
91 * 0xff60_0000 0xff7f_ffff CCSR 2M non-cacheable
92 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K cacheable TLB0
94 * Localbus non-cacheable
96 * 0xec00_0000 0xefff_ffff NOR flash 64M non-cacheable
97 * 0xffa0_0000 0xffaf_ffff NAND 1M non-cacheable
101 * Local Bus Definitions
103 #define CONFIG_SYS_FLASH_BASE 0xec000000 /* start of FLASH 64M */
104 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
106 #define CONFIG_FLASH_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
108 #define CONFIG_FLASH_OR_PRELIM 0xfc000ff7
110 #define CONFIG_FLASH_CFI_DRIVER
111 #define CONFIG_SYS_FLASH_CFI
112 #define CONFIG_SYS_FLASH_EMPTY_INFO
113 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
114 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
115 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
116 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
118 #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f function */
119 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r function */
121 #define CONFIG_SYS_INIT_RAM_LOCK
122 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* Initial L1 address */
123 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000/* Size of used area in RAM */
124 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - \
125 GENERATED_GBL_DATA_SIZE)
126 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
128 #define CONFIG_SYS_MONITOR_LEN (768 * 1024) /* Reserve 512 kB for Mon */
129 #define CONFIG_SYS_MALLOC_LEN (6 * 1024 * 1024) /* Reserved for malloc */
131 #define CONFIG_SYS_NAND_BASE 0xffa00000
132 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
134 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
135 #define CONFIG_SYS_MAX_NAND_DEVICE 1
136 #define CONFIG_MTD_NAND_VERIFY_WRITE
137 #define CONFIG_CMD_NAND
138 #define CONFIG_NAND_FSL_ELBC
139 #define CONFIG_SYS_NAND_BLOCK_SIZE (128 * 1024)
141 /* NAND flash config */
142 #define CONFIG_SYS_NAND_BR_PRELIM (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
143 | (2<<BR_DECC_SHIFT) /* Use HW ECC */ \
144 | BR_PS_8 /* Port Size = 8bit */ \
145 | BR_MS_FCM /* MSEL = FCM */ \
147 #define CONFIG_SYS_NAND_OR_PRELIM (OR_AM_256KB /* length 256K */ \
156 #define CONFIG_SYS_BR0_PRELIM CONFIG_FLASH_BR_PRELIM /* NOR Base Address */
157 #define CONFIG_SYS_OR0_PRELIM CONFIG_FLASH_OR_PRELIM /* NOR Options */
158 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
159 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
162 #define CONFIG_CONS_INDEX 1
163 #undef CONFIG_SERIAL_SOFTWARE_FIFO
164 #define CONFIG_SYS_NS16550
165 #define CONFIG_SYS_NS16550_SERIAL
166 #define CONFIG_SYS_NS16550_REG_SIZE 1
167 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
169 #define CONFIG_SYS_BAUDRATE_TABLE \
170 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
172 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
173 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
175 /* Use the HUSH parser */
176 #define CONFIG_SYS_HUSH_PARSER
179 * Pass open firmware flat tree
181 #define CONFIG_OF_LIBFDT
182 #define CONFIG_OF_BOARD_SETUP
183 #define CONFIG_OF_STDOUT_VIA_ALIAS
185 /* new uImage format support */
187 #define CONFIG_FIT_VERBOSE /* enable fit_format_{error,warning}() */
190 #define CONFIG_SYS_I2C
191 #define CONFIG_SYS_I2C_FSL
192 #define CONFIG_SYS_FSL_I2C_SPEED 400000
193 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
194 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
195 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
196 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
197 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
202 #define CONFIG_ID_EEPROM
203 #ifdef CONFIG_ID_EEPROM
204 #define CONFIG_SYS_I2C_EEPROM_NXID
206 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50
207 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
208 #define CONFIG_SYS_EEPROM_BUS_NUM 0
210 #define CONFIG_CMD_I2C
214 * Memory space is mapped 1-1, but I/O space must start from 0.
217 /* controller 3, Slot 1, tgtid 3, Base address b000 */
218 #define CONFIG_SYS_PCIE3_NAME "Slot 3"
219 #define CONFIG_SYS_PCIE3_MEM_VIRT 0x80000000
220 #define CONFIG_SYS_PCIE3_MEM_BUS 0x80000000
221 #define CONFIG_SYS_PCIE3_MEM_PHYS 0x80000000
222 #define CONFIG_SYS_PCIE3_MEM_SIZE 0x20000000 /* 512M */
223 #define CONFIG_SYS_PCIE3_IO_VIRT 0xffc00000
224 #define CONFIG_SYS_PCIE3_IO_BUS 0x00000000
225 #define CONFIG_SYS_PCIE3_IO_PHYS 0xffc00000
226 #define CONFIG_SYS_PCIE3_IO_SIZE 0x00010000 /* 64k */
228 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
229 #define CONFIG_SYS_PCIE2_NAME "Slot 2"
230 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
231 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
232 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
233 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
234 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
235 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
236 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
237 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
239 /* controller 1, Slot 2, tgtid 1, Base address a000 */
240 #define CONFIG_SYS_PCIE1_NAME "Slot 1"
241 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xc0000000
242 #define CONFIG_SYS_PCIE1_MEM_BUS 0xc0000000
243 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc0000000
244 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
245 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc20000
246 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
247 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc20000
248 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
250 #if defined(CONFIG_PCI)
251 #define CONFIG_E1000 /* Defind e1000 pci Ethernet card */
252 #define CONFIG_PCI_PNP /* do pci plug-and-play */
253 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
254 #endif /* CONFIG_PCI */
259 #define CONFIG_ENV_OVERWRITE
261 #define CONFIG_ENV_IS_IN_FLASH
262 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
263 #define CONFIG_ENV_SIZE 0x2000
264 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
266 #define CONFIG_LOADS_ECHO /* echo on for serial download */
267 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
270 * Command line configuration.
272 #include <config_cmd_default.h>
274 #define CONFIG_CMD_IRQ
275 #define CONFIG_CMD_PING
276 #define CONFIG_CMD_MII
277 #define CONFIG_CMD_SETEXPR
278 #define CONFIG_CMD_REGINFO
280 #if defined(CONFIG_PCI)
281 #define CONFIG_CMD_PCI
282 #define CONFIG_CMD_NET
288 #define CONFIG_HAS_FSL_DR_USB
289 #ifdef CONFIG_HAS_FSL_DR_USB
290 #define CONFIG_USB_EHCI
292 #ifdef CONFIG_USB_EHCI
293 #define CONFIG_CMD_USB
294 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
295 #define CONFIG_USB_EHCI_FSL
296 #define CONFIG_USB_STORAGE
297 #define CONFIG_CMD_FAT
298 #define CONFIG_CMD_EXT2
299 #define CONFIG_CMD_FAT
300 #define CONFIG_DOS_PARTITION
305 * Miscellaneous configurable options
307 #define CONFIG_SYS_LONGHELP /* undef to save memory */
308 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
309 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
310 #if defined(CONFIG_CMD_KGDB)
311 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
313 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
315 /* Print Buffer Size */
316 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT)+16)
317 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
318 /* Boot Argument Buffer Size */
319 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
322 * For booting Linux, the board info and command line data
323 * have to be in the first 64 MB of memory, since this is
324 * the maximum mapped by the Linux kernel during initialization.
326 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
327 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
330 * Environment Configuration
332 #define CONFIG_BOOTFILE "uImage"
333 #define CONFIG_UBOOTPATH (u-boot.bin) /* U-Boot image on TFTP server */
335 /* default location for tftp and bootm */
336 #define CONFIG_LOADADDR 1000000
338 #define CONFIG_BOOTDELAY -1 /* -1 disables auto-boot */
340 #define CONFIG_BAUDRATE 115200
343 #define CONFIG_SYS_DPAA_QBMAN /* support Q/Bman */
344 #define CONFIG_SYS_QMAN_MEM_BASE 0xff000000
345 #define CONFIG_SYS_QMAN_MEM_PHYS CONFIG_SYS_QMAN_MEM_BASE
346 #define CONFIG_SYS_QMAN_MEM_SIZE 0x00200000
347 #define CONFIG_SYS_BMAN_MEM_BASE 0xff200000
348 #define CONFIG_SYS_BMAN_MEM_PHYS CONFIG_SYS_BMAN_MEM_BASE
349 #define CONFIG_SYS_BMAN_MEM_SIZE 0x00200000
352 #define CONFIG_SYS_DPAA_FMAN
353 #define CONFIG_PHY_GIGE /* Include GbE speed/duplex detection */
355 #ifdef CONFIG_SYS_DPAA_FMAN
356 #define CONFIG_FMAN_ENET
357 #define CONFIG_PHY_ATHEROS
360 /* Default address of microcode for the Linux Fman driver */
361 /* QE microcode/firmware address */
362 #define CONFIG_SYS_QE_FMAN_FW_IN_NOR
363 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
364 #define CONFIG_SYS_QE_FMAN_FW_LENGTH 0x10000
365 #define CONFIG_SYS_FDT_PAD (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
367 #ifdef CONFIG_FMAN_ENET
368 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR 0x1
369 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR 0x2
371 #define CONFIG_SYS_TBIPA_VALUE 8
372 #define CONFIG_MII /* MII PHY management */
373 #define CONFIG_ETHPRIME "FM1@DTSEC1"
376 #define CONFIG_EXTRA_ENV_SETTINGS \
377 "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
379 #endif /* __CONFIG_H */