rockchip: Add initial support for the Pinebook Pro laptop from Pine64.
[platform/kernel/u-boot.git] / include / configs / P1023RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2013 Freescale Semiconductor, Inc.
4  *
5  * Authors:  Roy Zang <tie-fei.zang@freescale.com>
6  *           Chunhe Lan <Chunhe.Lan@freescale.com>
7  */
8
9 #ifndef __CONFIG_H
10 #define __CONFIG_H
11
12 #include <linux/stringify.h>
13
14 #ifndef CONFIG_SYS_MONITOR_BASE
15 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
16 #endif
17
18 #ifndef CONFIG_RESET_VECTOR_ADDRESS
19 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
20 #endif
21
22 /* High Level Configuration Options */
23
24 #define CONFIG_PCI_INDIRECT_BRIDGE     /* indirect PCI bridge support */
25 #define CONFIG_PCIE1            /* PCIE controller 1 (slot 1) */
26 #define CONFIG_PCIE2            /* PCIE controller 2 (slot 2) */
27 #define CONFIG_PCIE3            /* PCIE controller 3 (slot 3) */
28 #define CONFIG_FSL_PCI_INIT     /* Use common FSL init code */
29 #define CONFIG_SYS_PCI_64BIT    /* enable 64-bit PCI resources */
30
31 #ifndef __ASSEMBLY__
32 extern unsigned long get_clock_freq(void);
33 #endif
34
35 #define CONFIG_SYS_CLK_FREQ     66666666
36 #define CONFIG_DDR_CLK_FREQ     CONFIG_SYS_CLK_FREQ
37
38 /*
39  * These can be toggled for performance analysis, otherwise use default.
40  */
41 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
42 #define CONFIG_BTB                      /* toggle branch predition */
43 #define CONFIG_HWCONFIG
44
45 #define CONFIG_ENABLE_36BIT_PHYS
46
47 /* Implement conversion of addresses in the LBC */
48 #define CONFIG_SYS_LBC_LBCR             0x00000000
49 #define CONFIG_SYS_LBC_LCRR             LCRR_CLKDIV_8
50
51 /* DDR Setup */
52 #define CONFIG_VERY_BIG_RAM
53 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
54 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
55
56 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
57 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
58
59 #define CONFIG_DDR_SPD
60 #define CONFIG_SYS_SDRAM_SIZE           512u    /* DDR is 512M */
61 #define CONFIG_SYS_SPD_BUS_NUM          0
62 #define SPD_EEPROM_ADDRESS              0x50
63 #define CONFIG_SYS_DDR_RAW_TIMING
64
65 /*
66  * Memory map
67  *
68  * 0x0000_0000  0x1fff_ffff     DDR                     512M cacheable
69  * 0x8000_0000  0xbfff_ffff     PCI Express Mem         1G non-cacheable
70  * 0xc000_0000  0xdfff_ffff     PCI                     512M non-cacheable
71  * 0xe100_0000  0xe3ff_ffff     PCI IO range            4M non-cacheable
72  * 0xff00_0000  0xff3f_ffff     DPAA_QBMAN              4M cacheable
73  * 0xff60_0000  0xff7f_ffff     CCSR                    2M non-cacheable
74  * 0xffd0_0000  0xffd0_3fff     L1 for stack            16K cacheable TLB0
75  *
76  * Localbus non-cacheable
77  *
78  * 0xec00_0000  0xefff_ffff     NOR flash               64M non-cacheable
79  * 0xffa0_0000  0xffaf_ffff     NAND                    1M non-cacheable
80  */
81
82 /*
83  * Local Bus Definitions
84  */
85 #define CONFIG_SYS_FLASH_BASE           0xec000000 /* start of FLASH 64M */
86 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
87
88 #define CONFIG_FLASH_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) \
89                                 | BR_PS_16 | BR_V)
90 #define CONFIG_FLASH_OR_PRELIM  0xfc000ff7
91
92 #define CONFIG_SYS_FLASH_EMPTY_INFO
93 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
94 #define CONFIG_SYS_MAX_FLASH_SECT       512     /* sectors per device */
95 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
96 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
97
98 #define CONFIG_SYS_INIT_RAM_LOCK
99 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000      /* Initial L1 address */
100 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000/* Size of used area in RAM */
101 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE - \
102                                         GENERATED_GBL_DATA_SIZE)
103 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
104
105 #define CONFIG_SYS_MONITOR_LEN  (768 * 1024)      /* Reserve 512 kB for Mon */
106 #define CONFIG_SYS_MALLOC_LEN   (6 * 1024 * 1024) /* Reserved for malloc */
107
108 #define CONFIG_SYS_NAND_BASE            0xffa00000
109 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
110
111 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
112 #define CONFIG_SYS_MAX_NAND_DEVICE      1
113 #define CONFIG_NAND_FSL_ELBC
114 #define CONFIG_SYS_NAND_BLOCK_SIZE      (128 * 1024)
115
116 /* NAND flash config */
117 #define CONFIG_SYS_NAND_BR_PRELIM  (BR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
118                                 | (2<<BR_DECC_SHIFT)    /* Use HW ECC */ \
119                                 | BR_PS_8               /* Port Size = 8bit */ \
120                                 | BR_MS_FCM             /* MSEL = FCM */ \
121                                 | BR_V)                 /* valid */
122 #define CONFIG_SYS_NAND_OR_PRELIM  (OR_AM_256KB         /* length 256K */ \
123                                 | OR_FCM_PGS \
124                                 | OR_FCM_CSCT \
125                                 | OR_FCM_CST \
126                                 | OR_FCM_CHT \
127                                 | OR_FCM_SCY_1 \
128                                 | OR_FCM_TRLX \
129                                 | OR_FCM_EHTR)
130
131 #define CONFIG_SYS_BR0_PRELIM   CONFIG_FLASH_BR_PRELIM  /* NOR Base Address */
132 #define CONFIG_SYS_OR0_PRELIM   CONFIG_FLASH_OR_PRELIM  /* NOR Options */
133 #define CONFIG_SYS_BR1_PRELIM   CONFIG_SYS_NAND_BR_PRELIM
134 #define CONFIG_SYS_OR1_PRELIM   CONFIG_SYS_NAND_OR_PRELIM /* NAND Options */
135
136 /* Serial Port */
137 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
138 #define CONFIG_SYS_NS16550_SERIAL
139 #define CONFIG_SYS_NS16550_REG_SIZE     1
140 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
141
142 #define CONFIG_SYS_BAUDRATE_TABLE       \
143         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
144
145 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR + 0x4500)
146 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR + 0x4600)
147
148 /* I2C */
149 #define CONFIG_SYS_I2C
150 #define CONFIG_SYS_I2C_FSL
151 #define CONFIG_SYS_FSL_I2C_SPEED        400000
152 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
153 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
154 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
155 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
156 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
157
158 /*
159  * I2C2 EEPROM
160  */
161 #define CONFIG_ID_EEPROM
162 #ifdef CONFIG_ID_EEPROM
163 #define CONFIG_SYS_I2C_EEPROM_NXID
164 #endif
165 #define CONFIG_SYS_I2C_EEPROM_ADDR              0x50
166 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN          1
167 #define CONFIG_SYS_EEPROM_BUS_NUM               0
168
169 /*
170  * General PCI
171  * Memory space is mapped 1-1, but I/O space must start from 0.
172  */
173
174 /* controller 3, Slot 1, tgtid 3, Base address b000 */
175 #define CONFIG_SYS_PCIE3_NAME           "Slot 3"
176 #define CONFIG_SYS_PCIE3_MEM_VIRT       0x80000000
177 #define CONFIG_SYS_PCIE3_MEM_BUS        0x80000000
178 #define CONFIG_SYS_PCIE3_MEM_PHYS       0x80000000
179 #define CONFIG_SYS_PCIE3_MEM_SIZE       0x20000000      /* 512M */
180 #define CONFIG_SYS_PCIE3_IO_VIRT        0xffc00000
181 #define CONFIG_SYS_PCIE3_IO_BUS         0x00000000
182 #define CONFIG_SYS_PCIE3_IO_PHYS        0xffc00000
183 #define CONFIG_SYS_PCIE3_IO_SIZE        0x00010000      /* 64k */
184
185 /* controller 2, direct to uli, tgtid 2, Base address 9000 */
186 #define CONFIG_SYS_PCIE2_NAME           "Slot 2"
187 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
188 #define CONFIG_SYS_PCIE2_MEM_BUS        0xa0000000
189 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
190 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x20000000      /* 512M */
191 #define CONFIG_SYS_PCIE2_IO_VIRT        0xffc10000
192 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
193 #define CONFIG_SYS_PCIE2_IO_PHYS        0xffc10000
194 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
195
196 /* controller 1, Slot 2, tgtid 1, Base address a000 */
197 #define CONFIG_SYS_PCIE1_NAME           "Slot 1"
198 #define CONFIG_SYS_PCIE1_MEM_VIRT       0xc0000000
199 #define CONFIG_SYS_PCIE1_MEM_BUS        0xc0000000
200 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc0000000
201 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
202 #define CONFIG_SYS_PCIE1_IO_VIRT        0xffc20000
203 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
204 #define CONFIG_SYS_PCIE1_IO_PHYS        0xffc20000
205 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
206
207 #if defined(CONFIG_PCI)
208 #define CONFIG_PCI_SCAN_SHOW    /* show pci devices on startup */
209 #endif  /* CONFIG_PCI */
210
211 /*
212  * Environment
213  */
214 #define CONFIG_ENV_OVERWRITE
215
216 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
217 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
218
219 /*
220  * USB
221  */
222 #define CONFIG_HAS_FSL_DR_USB
223 #ifdef CONFIG_HAS_FSL_DR_USB
224 #ifdef CONFIG_USB_EHCI_HCD
225 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
226 #define CONFIG_USB_EHCI_FSL
227 #endif
228 #endif
229
230 /*
231  * Miscellaneous configurable options
232  */
233 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
234
235 /*
236  * For booting Linux, the board info and command line data
237  * have to be in the first 64 MB of memory, since this is
238  * the maximum mapped by the Linux kernel during initialization.
239  */
240 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20)   /* Initial Memory map for Linux*/
241 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)   /* Increase max gunzip size */
242
243 /*
244  * Environment Configuration
245  */
246 #define CONFIG_BOOTFILE         "uImage"
247 #define CONFIG_UBOOTPATH        (u-boot.bin) /* U-Boot image on TFTP server */
248
249 /* default location for tftp and bootm */
250 #define CONFIG_LOADADDR         1000000
251
252 /* Qman/Bman */
253 #define CONFIG_SYS_QMAN_MEM_BASE        0xff000000
254 #define CONFIG_SYS_QMAN_MEM_PHYS        CONFIG_SYS_QMAN_MEM_BASE
255 #define CONFIG_SYS_QMAN_MEM_SIZE        0x00200000
256 #define CONFIG_SYS_QMAN_SP_CENA_SIZE    0x4000
257 #define CONFIG_SYS_QMAN_SP_CINH_SIZE    0x1000
258 #define CONFIG_SYS_QMAN_CENA_BASE       CONFIG_SYS_QMAN_MEM_BASE
259 #define CONFIG_SYS_QMAN_CENA_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
260 #define CONFIG_SYS_QMAN_CINH_BASE       (CONFIG_SYS_QMAN_MEM_BASE + \
261                                         CONFIG_SYS_QMAN_CENA_SIZE)
262 #define CONFIG_SYS_QMAN_CINH_SIZE       (CONFIG_SYS_QMAN_MEM_SIZE >> 1)
263 #define CONFIG_SYS_QMAN_SWP_ISDR_REG    0xE08
264 #define CONFIG_SYS_BMAN_MEM_BASE        0xff200000
265 #define CONFIG_SYS_BMAN_MEM_PHYS        CONFIG_SYS_BMAN_MEM_BASE
266 #define CONFIG_SYS_BMAN_MEM_SIZE        0x00200000
267 #define CONFIG_SYS_BMAN_SP_CENA_SIZE    0x4000
268 #define CONFIG_SYS_BMAN_SP_CINH_SIZE    0x1000
269 #define CONFIG_SYS_BMAN_CENA_BASE       CONFIG_SYS_BMAN_MEM_BASE
270 #define CONFIG_SYS_BMAN_CENA_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
271 #define CONFIG_SYS_BMAN_CINH_BASE       (CONFIG_SYS_BMAN_MEM_BASE + \
272                                         CONFIG_SYS_BMAN_CENA_SIZE)
273 #define CONFIG_SYS_BMAN_CINH_SIZE       (CONFIG_SYS_BMAN_MEM_SIZE >> 1)
274 #define CONFIG_SYS_BMAN_SWP_ISDR_REG    0xE08
275
276 /* For FM */
277 #define CONFIG_SYS_DPAA_FMAN
278
279 /* Default address of microcode for the Linux Fman driver */
280 /* QE microcode/firmware address */
281 #define CONFIG_SYS_FMAN_FW_ADDR 0xEFF00000
282 #define CONFIG_SYS_QE_FMAN_FW_LENGTH    0x10000
283 #define CONFIG_SYS_FDT_PAD              (0x3000 + CONFIG_SYS_QE_FMAN_FW_LENGTH)
284
285 #ifdef CONFIG_FMAN_ENET
286 #define CONFIG_SYS_FM1_DTSEC1_PHY_ADDR  0x1
287 #define CONFIG_SYS_FM1_DTSEC2_PHY_ADDR  0x2
288
289 #define CONFIG_SYS_TBIPA_VALUE  8
290 #define CONFIG_ETHPRIME         "FM1@DTSEC1"
291 #endif
292
293 #define CONFIG_EXTRA_ENV_SETTINGS       \
294         "netdev=eth0\0"                                         \
295         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
296         "loadaddr=1000000\0"                                    \
297         "ubootaddr=" __stringify(CONFIG_SYS_TEXT_BASE) "\0"     \
298         "tftpflash=tftpboot $loadaddr $uboot; "                 \
299                 "protect off $ubootaddr +$filesize; "           \
300                 "erase $ubootaddr +$filesize; "                 \
301                 "cp.b $loadaddr $ubootaddr $filesize; "         \
302                 "protect on $ubootaddr +$filesize; "            \
303                 "cmp.b $loadaddr $ubootaddr $filesize\0"        \
304         "consoledev=ttyS0\0"                                    \
305         "ramdiskaddr=2000000\0"                                 \
306         "ramdiskfile=rootfs.ext2.gz.uboot\0"                    \
307         "fdtaddr=1e00000\0"                                     \
308         "fdtfile=p1023rdb.dtb\0"                                \
309         "othbootargs=ramdisk_size=600000\0"                     \
310         "bdev=sda1\0"                                           \
311         "hwconfig=usb1:dr_mode=host,phy_type=ulpi\0"
312
313 #define CONFIG_HDBOOT                                   \
314         "setenv bootargs root=/dev/$bdev rw "           \
315         "console=$consoledev,$baudrate $othbootargs;"   \
316         "tftp $loadaddr $bootfile;"                     \
317         "tftp $fdtaddr $fdtfile;"                       \
318         "bootm $loadaddr - $fdtaddr"
319
320 #define CONFIG_NFSBOOTCOMMAND                                           \
321         "setenv bootargs root=/dev/nfs rw "                             \
322         "nfsroot=$serverip:$rootpath "                                  \
323         "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
324         "console=$consoledev,$baudrate $othbootargs;"                   \
325         "tftp $loadaddr $bootfile;"                                     \
326         "tftp $fdtaddr $fdtfile;"                                       \
327         "bootm $loadaddr - $fdtaddr"
328
329 #define CONFIG_RAMBOOTCOMMAND                                           \
330         "setenv bootargs root=/dev/ram rw "                             \
331         "console=$consoledev,$baudrate $othbootargs;"                   \
332         "tftp $ramdiskaddr $ramdiskfile;"                               \
333         "tftp $loadaddr $bootfile;"                                     \
334         "tftp $fdtaddr $fdtfile;"                                       \
335         "bootm $loadaddr $ramdiskaddr $fdtaddr"
336
337 #define CONFIG_BOOTCOMMAND              CONFIG_RAMBOOTCOMMAND
338
339 #endif  /* __CONFIG_H */