Convert CONFIG_ENABLE_36BIT_PHYS to Kconfig
[platform/kernel/u-boot.git] / include / configs / P1010RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2010-2011 Freescale Semiconductor, Inc.
4  * Copyright 2020 NXP
5  */
6
7 /*
8  * P010 RDB board configuration file
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #include <linux/stringify.h>
15
16 #include <asm/config_mpc85xx.h>
17
18 #ifdef CONFIG_SDCARD
19 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (512 << 10)
20 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x11000000)
21 #define CONFIG_SYS_MMC_U_BOOT_START     (0x11000000)
22 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (96 << 10)
23 #endif
24
25 #ifdef CONFIG_SPIFLASH
26 #ifdef CONFIG_NXP_ESBC
27 #define CONFIG_RAMBOOT_SPIFLASH
28 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
29 #else
30 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (512 << 10)
31 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x11000000)
32 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x11000000)
33 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (96 << 10)
34 #endif
35 #endif
36
37 #ifdef CONFIG_MTD_RAW_NAND
38 #ifdef CONFIG_NXP_ESBC
39 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) - 0x2000)
40 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x00200000 - CONFIG_SPL_MAX_SIZE)
41 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
42 #else
43 #ifdef CONFIG_TPL_BUILD
44 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (576 << 10)
45 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x11000000)
46 #define CONFIG_SYS_NAND_U_BOOT_START    (0x11000000)
47 #elif defined(CONFIG_SPL_BUILD)
48 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (128 << 10)
49 #define CONFIG_SYS_NAND_U_BOOT_DST      0xD0000000
50 #define CONFIG_SYS_NAND_U_BOOT_START    0xD0000000
51 #endif
52 #endif
53 #endif
54
55 #ifdef CONFIG_NAND_SECBOOT      /* NAND Boot */
56 #define CONFIG_RAMBOOT_NAND
57 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
58 #endif
59
60 #ifndef CONFIG_RESET_VECTOR_ADDRESS
61 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
62 #endif
63
64 /* High Level Configuration Options */
65
66 #if defined(CONFIG_PCI)
67 #define CONFIG_PCIE1                    /* PCIE controller 1 (slot 1) */
68 #define CONFIG_PCIE2                    /* PCIE controller 2 (slot 2) */
69
70 /*
71  * PCI Windows
72  * Memory space is mapped 1-1, but I/O space must start from 0.
73  */
74 /* controller 1, Slot 1, tgtid 1, Base address a000 */
75 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
76 #ifdef CONFIG_PHYS_64BIT
77 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
78 #else
79 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
80 #endif
81 #define CONFIG_SYS_PCIE1_IO_VIRT        0xffc00000
82 #ifdef CONFIG_PHYS_64BIT
83 #define CONFIG_SYS_PCIE1_IO_PHYS        0xfffc00000ull
84 #else
85 #define CONFIG_SYS_PCIE1_IO_PHYS        0xffc00000
86 #endif
87
88 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
89 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
90 #ifdef CONFIG_PHYS_64BIT
91 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
92 #else
93 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
94 #endif
95 #define CONFIG_SYS_PCIE2_IO_VIRT        0xffc10000
96 #ifdef CONFIG_PHYS_64BIT
97 #define CONFIG_SYS_PCIE2_IO_PHYS        0xfffc10000ull
98 #else
99 #define CONFIG_SYS_PCIE2_IO_PHYS        0xffc10000
100 #endif
101
102 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
103 #endif
104
105 #define CONFIG_HWCONFIG
106 /*
107  * These can be toggled for performance analysis, otherwise use default.
108  */
109 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
110
111 /* DDR Setup */
112 #define CONFIG_SYS_DDR_RAW_TIMING
113 #define CONFIG_SYS_SPD_BUS_NUM          1
114 #define SPD_EEPROM_ADDRESS              0x52
115
116 #define CONFIG_MEM_INIT_VALUE           0xDeadBeef
117
118 #ifndef __ASSEMBLY__
119 extern unsigned long get_sdram_size(void);
120 #endif
121 #define CONFIG_SYS_SDRAM_SIZE           get_sdram_size() /* DDR size */
122 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
123 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
124
125 /* DDR3 Controller Settings */
126 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
127 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
128 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
129 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
130 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
131 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
132 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
133 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
134 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
135 #define CONFIG_SYS_DDR_RCW_1            0x00000000
136 #define CONFIG_SYS_DDR_RCW_2            0x00000000
137 #define CONFIG_SYS_DDR_CONTROL          0xc70c0008      /* Type = DDR3  */
138 #define CONFIG_SYS_DDR_CONTROL_2        0x24401000
139 #define CONFIG_SYS_DDR_TIMING_4         0x00000001
140 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
141
142 #define CONFIG_SYS_DDR_TIMING_3_800     0x00030000
143 #define CONFIG_SYS_DDR_TIMING_0_800     0x00110104
144 #define CONFIG_SYS_DDR_TIMING_1_800     0x6f6b8644
145 #define CONFIG_SYS_DDR_TIMING_2_800     0x0FA888CF
146 #define CONFIG_SYS_DDR_CLK_CTRL_800     0x03000000
147 #define CONFIG_SYS_DDR_MODE_1_800       0x00441420
148 #define CONFIG_SYS_DDR_MODE_2_800       0x00000000
149 #define CONFIG_SYS_DDR_INTERVAL_800     0x0C300100
150 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
151
152 /* settings for DDR3 at 667MT/s */
153 #define CONFIG_SYS_DDR_TIMING_3_667             0x00010000
154 #define CONFIG_SYS_DDR_TIMING_0_667             0x00110004
155 #define CONFIG_SYS_DDR_TIMING_1_667             0x5d59e544
156 #define CONFIG_SYS_DDR_TIMING_2_667             0x0FA890CD
157 #define CONFIG_SYS_DDR_CLK_CTRL_667             0x03000000
158 #define CONFIG_SYS_DDR_MODE_1_667               0x00441210
159 #define CONFIG_SYS_DDR_MODE_2_667               0x00000000
160 #define CONFIG_SYS_DDR_INTERVAL_667             0x0a280000
161 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667        0x8675F608
162
163 #define CONFIG_SYS_CCSRBAR                      0xffe00000
164 #define CONFIG_SYS_CCSRBAR_PHYS_LOW             CONFIG_SYS_CCSRBAR
165
166 /*
167  * Memory map
168  *
169  * 0x0000_0000  0x3fff_ffff     DDR                     1G cacheable
170  * 0x8000_0000  0xbfff_ffff     PCI Express Mem         1.5G non-cacheable
171  * 0xffc0_0000  0xffc3_ffff     PCI IO range            256k non-cacheable
172  *
173  * Localbus non-cacheable
174  * 0xff80_0000  0xff8f_ffff     NAND Flash              1M non-cacheable
175  * 0xffb0_0000  0xffbf_ffff     Board CPLD              1M non-cacheable
176  * 0xffd0_0000  0xffd0_3fff     L1 for stack            16K Cacheable TLB0
177  * 0xffe0_0000  0xffef_ffff     CCSR                    1M non-cacheable
178  */
179
180 /*
181  * IFC Definitions
182  */
183 /* NOR Flash on IFC */
184
185 #define CONFIG_SYS_FLASH_BASE           0xee000000
186 #define CONFIG_SYS_MAX_FLASH_SECT       256     /* 32M */
187
188 #ifdef CONFIG_PHYS_64BIT
189 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
190 #else
191 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
192 #endif
193
194 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
195                                 CSPR_PORT_SIZE_16 | \
196                                 CSPR_MSEL_NOR | \
197                                 CSPR_V)
198 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(32*1024*1024)
199 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(7)
200 /* NOR Flash Timing Params */
201 #define CONFIG_SYS_NOR_FTIM0    FTIM0_NOR_TACSE(0x4) | \
202                                 FTIM0_NOR_TEADC(0x5) | \
203                                 FTIM0_NOR_TEAHC(0x5)
204 #define CONFIG_SYS_NOR_FTIM1    FTIM1_NOR_TACO(0x1e) | \
205                                 FTIM1_NOR_TRAD_NOR(0x0f)
206 #define CONFIG_SYS_NOR_FTIM2    FTIM2_NOR_TCS(0x4) | \
207                                 FTIM2_NOR_TCH(0x4) | \
208                                 FTIM2_NOR_TWP(0x1c)
209 #define CONFIG_SYS_NOR_FTIM3    0x0
210
211 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
212 #define CONFIG_SYS_FLASH_QUIET_TEST
213 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
214
215 #undef CONFIG_SYS_FLASH_CHECKSUM
216 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
217 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
218
219 /* CFI for NOR Flash */
220 #define CONFIG_SYS_FLASH_EMPTY_INFO
221
222 /* NAND Flash on IFC */
223 #define CONFIG_SYS_NAND_BASE            0xff800000
224 #ifdef CONFIG_PHYS_64BIT
225 #define CONFIG_SYS_NAND_BASE_PHYS       0xfff800000ull
226 #else
227 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
228 #endif
229
230 #define CONFIG_MTD_PARTITION
231
232 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
233                                 | CSPR_PORT_SIZE_8      \
234                                 | CSPR_MSEL_NAND        \
235                                 | CSPR_V)
236 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
237
238 #if defined(CONFIG_TARGET_P1010RDB_PA)
239 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
240                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
241                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
242                                 | CSOR_NAND_RAL_2       /* RAL = 2 Bytes */ \
243                                 | CSOR_NAND_PGS_512     /* Page Size = 512b */ \
244                                 | CSOR_NAND_SPRZ_16     /* Spare size = 16 */ \
245                                 | CSOR_NAND_PB(32))     /* 32 Pages Per Block */
246
247 #elif defined(CONFIG_TARGET_P1010RDB_PB)
248 #define CONFIG_SYS_NAND_CSOR   (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
249                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
250                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
251                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
252                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
253                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
254                                 | CSOR_NAND_PB(128))  /*Pages Per Block = 128 */
255 #endif
256
257 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
258 #define CONFIG_SYS_MAX_NAND_DEVICE      1
259
260 #if defined(CONFIG_TARGET_P1010RDB_PA)
261 /* NAND Flash Timing Params */
262 #define CONFIG_SYS_NAND_FTIM0           FTIM0_NAND_TCCST(0x01) | \
263                                         FTIM0_NAND_TWP(0x0C)   | \
264                                         FTIM0_NAND_TWCHT(0x04) | \
265                                         FTIM0_NAND_TWH(0x05)
266 #define CONFIG_SYS_NAND_FTIM1           FTIM1_NAND_TADLE(0x1d) | \
267                                         FTIM1_NAND_TWBE(0x1d)  | \
268                                         FTIM1_NAND_TRR(0x07)   | \
269                                         FTIM1_NAND_TRP(0x0c)
270 #define CONFIG_SYS_NAND_FTIM2           FTIM2_NAND_TRAD(0x0c) | \
271                                         FTIM2_NAND_TREH(0x05) | \
272                                         FTIM2_NAND_TWHRE(0x0f)
273 #define CONFIG_SYS_NAND_FTIM3           FTIM3_NAND_TWW(0x04)
274
275 #elif defined(CONFIG_TARGET_P1010RDB_PB)
276 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
277 /* ONFI NAND Flash mode0 Timing Params */
278 #define CONFIG_SYS_NAND_FTIM0  (FTIM0_NAND_TCCST(0x07)| \
279                                         FTIM0_NAND_TWP(0x18)   | \
280                                         FTIM0_NAND_TWCHT(0x07) | \
281                                         FTIM0_NAND_TWH(0x0a))
282 #define CONFIG_SYS_NAND_FTIM1  (FTIM1_NAND_TADLE(0x32)| \
283                                         FTIM1_NAND_TWBE(0x39)  | \
284                                         FTIM1_NAND_TRR(0x0e)   | \
285                                         FTIM1_NAND_TRP(0x18))
286 #define CONFIG_SYS_NAND_FTIM2  (FTIM2_NAND_TRAD(0x0f) | \
287                                         FTIM2_NAND_TREH(0x0a)  | \
288                                         FTIM2_NAND_TWHRE(0x1e))
289 #define CONFIG_SYS_NAND_FTIM3   0x0
290 #endif
291
292 #define CONFIG_SYS_NAND_DDR_LAW         11
293
294 /* Set up IFC registers for boot location NOR/NAND */
295 #if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
296 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
297 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
298 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
299 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
300 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
301 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
302 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
303 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
304 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
305 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
306 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
307 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
308 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
309 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
310 #else
311 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
312 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
313 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
314 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
315 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
316 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
317 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
318 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
319 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
320 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
321 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
322 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
323 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
324 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
325 #endif
326
327 /* CPLD on IFC */
328 #define CONFIG_SYS_CPLD_BASE            0xffb00000
329
330 #ifdef CONFIG_PHYS_64BIT
331 #define CONFIG_SYS_CPLD_BASE_PHYS       0xfffb00000ull
332 #else
333 #define CONFIG_SYS_CPLD_BASE_PHYS       CONFIG_SYS_CPLD_BASE
334 #endif
335
336 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
337                                 | CSPR_PORT_SIZE_8 \
338                                 | CSPR_MSEL_GPCM \
339                                 | CSPR_V)
340 #define CONFIG_SYS_AMASK3               IFC_AMASK(64*1024)
341 #define CONFIG_SYS_CSOR3                0x0
342 /* CPLD Timing parameters for IFC CS3 */
343 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
344                                         FTIM0_GPCM_TEADC(0x0e) | \
345                                         FTIM0_GPCM_TEAHC(0x0e))
346 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
347                                         FTIM1_GPCM_TRAD(0x1f))
348 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
349                                         FTIM2_GPCM_TCH(0x8) | \
350                                         FTIM2_GPCM_TWP(0x1f))
351 #define CONFIG_SYS_CS3_FTIM3            0x0
352
353 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
354         defined(CONFIG_RAMBOOT_NAND)
355 #define CONFIG_SYS_RAMBOOT
356 #else
357 #undef CONFIG_SYS_RAMBOOT
358 #endif
359
360 #define CONFIG_SYS_INIT_RAM_LOCK
361 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000 /* stack in RAM */
362 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000 /* End of used area in RAM */
363
364 #define CONFIG_SYS_INIT_SP_OFFSET       (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
365
366 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
367
368 /*
369  * Config the L2 Cache as L2 SRAM
370  */
371 #if defined(CONFIG_SPL_BUILD)
372 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
373 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
374 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
375 #define CONFIG_SYS_L2_SIZE              (256 << 10)
376 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
377 #elif defined(CONFIG_MTD_RAW_NAND)
378 #ifdef CONFIG_TPL_BUILD
379 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
380 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
381 #define CONFIG_SYS_L2_SIZE              (256 << 10)
382 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
383 #else
384 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
385 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
386 #define CONFIG_SYS_L2_SIZE              (256 << 10)
387 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
388 #endif
389 #endif
390 #endif
391
392 /* Serial Port */
393 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
394 #define CONFIG_SYS_NS16550_SERIAL
395 #define CONFIG_SYS_NS16550_REG_SIZE     1
396 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
397 #if defined(CONFIG_SPL_BUILD) && CONFIG_IS_ENABLED(INIT_MINIMAL)
398 #define CONFIG_NS16550_MIN_FUNCTIONS
399 #endif
400
401 #define CONFIG_SYS_BAUDRATE_TABLE       \
402         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
403
404 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
405 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
406
407 /* I2C */
408 #define I2C_PCA9557_ADDR1               0x18
409 #define I2C_PCA9557_ADDR2               0x19
410 #define I2C_PCA9557_BUS_NUM             0
411
412 /* I2C EEPROM */
413 #if defined(CONFIG_TARGET_P1010RDB_PB)
414 #ifdef CONFIG_ID_EEPROM
415 #define CONFIG_SYS_I2C_EEPROM_NXID
416 #endif
417 #define CONFIG_SYS_EEPROM_BUS_NUM       0
418 #define MAX_NUM_PORTS                   9 /* for 128Bytes EEPROM */
419 #endif
420 /* enable read and write access to EEPROM */
421
422 /* RTC */
423 #define CONFIG_RTC_PT7C4338
424 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
425
426 /*
427  * SPI interface will not be available in case of NAND boot SPI CS0 will be
428  * used for SLIC
429  */
430 #if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
431 /* eSPI - Enhanced SPI */
432 #endif
433
434 #if defined(CONFIG_TSEC_ENET)
435 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
436 #define CONFIG_TSEC1    1
437 #define CONFIG_TSEC1_NAME       "eTSEC1"
438 #define CONFIG_TSEC2    1
439 #define CONFIG_TSEC2_NAME       "eTSEC2"
440 #define CONFIG_TSEC3    1
441 #define CONFIG_TSEC3_NAME       "eTSEC3"
442
443 #define TSEC1_PHY_ADDR          1
444 #define TSEC2_PHY_ADDR          0
445 #define TSEC3_PHY_ADDR          2
446
447 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
448 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
449 #define TSEC3_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
450
451 #define TSEC1_PHYIDX            0
452 #define TSEC2_PHYIDX            0
453 #define TSEC3_PHYIDX            0
454
455 /* TBI PHY configuration for SGMII mode */
456 #define CONFIG_TSEC_TBICR_SETTINGS ( \
457                 TBICR_PHY_RESET \
458                 | TBICR_ANEG_ENABLE \
459                 | TBICR_FULL_DUPLEX \
460                 | TBICR_SPEED1_SET \
461                 )
462
463 #endif  /* CONFIG_TSEC_ENET */
464
465 #ifdef CONFIG_MMC
466 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
467 #endif
468
469 /*
470  * Environment
471  */
472 #if defined(CONFIG_SDCARD)
473 #define CONFIG_FSL_FIXED_MMC_LOCATION
474 #elif defined(CONFIG_MTD_RAW_NAND)
475 #ifdef CONFIG_TPL_BUILD
476 #define SPL_ENV_ADDR            (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
477 #endif
478 #endif
479
480 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
481 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
482
483 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
484                  || defined(CONFIG_FSL_SATA)
485 #endif
486
487 /*
488  * Miscellaneous configurable options
489  */
490
491 /*
492  * For booting Linux, the board info and command line data
493  * have to be in the first 64 MB of memory, since this is
494  * the maximum mapped by the Linux kernel during initialization.
495  */
496 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux */
497 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
498
499 /*
500  * Environment Configuration
501  */
502
503 #define CONFIG_ROOTPATH         "/opt/nfsroot"
504 #define CONFIG_UBOOTPATH        u-boot.bin/* U-Boot image on TFTP server */
505
506 #define CONFIG_EXTRA_ENV_SETTINGS                               \
507         "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"      \
508         "netdev=eth0\0"                                         \
509         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
510         "loadaddr=1000000\0"                    \
511         "consoledev=ttyS0\0"                            \
512         "ramdiskaddr=2000000\0"                 \
513         "ramdiskfile=rootfs.ext2.gz.uboot\0"            \
514         "fdtaddr=1e00000\0"                             \
515         "fdtfile=p1010rdb.dtb\0"                \
516         "bdev=sda1\0"   \
517         "hwconfig=usb1:dr_mode=host,phy_type=utmi\0"    \
518         "othbootargs=ramdisk_size=600000\0" \
519         "usbfatboot=setenv bootargs root=/dev/ram rw "  \
520         "console=$consoledev,$baudrate $othbootargs; "  \
521         "usb start;"                    \
522         "fatload usb 0:2 $loadaddr $bootfile;"          \
523         "fatload usb 0:2 $fdtaddr $fdtfile;"    \
524         "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"    \
525         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"               \
526         "usbext2boot=setenv bootargs root=/dev/ram rw " \
527         "console=$consoledev,$baudrate $othbootargs; "  \
528         "usb start;"                    \
529         "ext2load usb 0:4 $loadaddr $bootfile;"         \
530         "ext2load usb 0:4 $fdtaddr $fdtfile;"   \
531         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"   \
532         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"       \
533         BOOTMODE
534
535 #if defined(CONFIG_TARGET_P1010RDB_PA)
536 #define BOOTMODE \
537         "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
538         "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
539         "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
540         "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
541         "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
542         "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
543
544 #elif defined(CONFIG_TARGET_P1010RDB_PB)
545 #define BOOTMODE \
546         "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
547         "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
548         "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
549         "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
550         "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
551         "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
552         "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
553         "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
554         "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
555         "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
556 #endif
557
558 #include <asm/fsl_secure_boot.h>
559
560 #endif  /* __CONFIG_H */