nxp: Migrate CONFIG_DDR_CLK_FREQ to Kconfig
[platform/kernel/u-boot.git] / include / configs / P1010RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2010-2011 Freescale Semiconductor, Inc.
4  * Copyright 2020 NXP
5  */
6
7 /*
8  * P010 RDB board configuration file
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #include <linux/stringify.h>
15
16 #include <asm/config_mpc85xx.h>
17 #define CONFIG_NAND_FSL_IFC
18
19 #ifdef CONFIG_SDCARD
20 #define CONFIG_SPL_FLUSH_IMAGE
21 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
22 #define CONFIG_SPL_PAD_TO               0x18000
23 #define CONFIG_SPL_MAX_SIZE             (96 * 1024)
24 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (512 << 10)
25 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x11000000)
26 #define CONFIG_SYS_MMC_U_BOOT_START     (0x11000000)
27 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (96 << 10)
28 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
29 #ifdef CONFIG_SPL_BUILD
30 #define CONFIG_SPL_COMMON_INIT_DDR
31 #endif
32 #endif
33
34 #ifdef CONFIG_SPIFLASH
35 #ifdef CONFIG_NXP_ESBC
36 #define CONFIG_RAMBOOT_SPIFLASH
37 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
38 #else
39 #define CONFIG_SPL_SPI_FLASH_MINIMAL
40 #define CONFIG_SPL_FLUSH_IMAGE
41 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
42 #define CONFIG_SPL_PAD_TO                       0x18000
43 #define CONFIG_SPL_MAX_SIZE                     (96 * 1024)
44 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (512 << 10)
45 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x11000000)
46 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x11000000)
47 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (96 << 10)
48 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
49 #ifdef CONFIG_SPL_BUILD
50 #define CONFIG_SPL_COMMON_INIT_DDR
51 #endif
52 #endif
53 #endif
54
55 #ifdef CONFIG_MTD_RAW_NAND
56 #ifdef CONFIG_NXP_ESBC
57 #define CONFIG_SPL_INIT_MINIMAL
58 #define CONFIG_SPL_FLUSH_IMAGE
59 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
60
61 #define CONFIG_SPL_MAX_SIZE             8192
62 #define CONFIG_SPL_RELOC_TEXT_BASE      0x00100000
63 #define CONFIG_SPL_RELOC_STACK          0x00100000
64 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) - 0x2000)
65 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x00200000 - CONFIG_SPL_MAX_SIZE)
66 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
67 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0
68 #else
69 #ifdef CONFIG_TPL_BUILD
70 #define CONFIG_SPL_FLUSH_IMAGE
71 #define CONFIG_SPL_NAND_INIT
72 #define CONFIG_SPL_COMMON_INIT_DDR
73 #define CONFIG_SPL_MAX_SIZE             (128 << 10)
74 #define CONFIG_TPL_TEXT_BASE            0xD0001000
75 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
76 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (576 << 10)
77 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x11000000)
78 #define CONFIG_SYS_NAND_U_BOOT_START    (0x11000000)
79 #define CONFIG_SYS_NAND_U_BOOT_OFFS     ((128 + 128) << 10)
80 #elif defined(CONFIG_SPL_BUILD)
81 #define CONFIG_SPL_INIT_MINIMAL
82 #define CONFIG_SPL_NAND_MINIMAL
83 #define CONFIG_SPL_FLUSH_IMAGE
84 #define CONFIG_SPL_MAX_SIZE             8192
85 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (128 << 10)
86 #define CONFIG_SYS_NAND_U_BOOT_DST      0xD0000000
87 #define CONFIG_SYS_NAND_U_BOOT_START    0xD0000000
88 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (128 << 10)
89 #endif
90 #define CONFIG_SPL_PAD_TO       0x20000
91 #define CONFIG_TPL_PAD_TO       0x20000
92 #define CONFIG_SPL_TARGET       "u-boot-with-spl.bin"
93 #endif
94 #endif
95
96 #ifdef CONFIG_NAND_SECBOOT      /* NAND Boot */
97 #define CONFIG_RAMBOOT_NAND
98 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
99 #endif
100
101 #ifndef CONFIG_RESET_VECTOR_ADDRESS
102 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
103 #endif
104
105 #ifdef CONFIG_TPL_BUILD
106 #define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
107 #elif defined(CONFIG_SPL_BUILD)
108 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
109 #else
110 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
111 #endif
112
113 /* High Level Configuration Options */
114 #define CONFIG_SYS_HAS_SERDES           /* common SERDES init code */
115
116 #if defined(CONFIG_PCI)
117 #define CONFIG_PCIE1                    /* PCIE controller 1 (slot 1) */
118 #define CONFIG_PCIE2                    /* PCIE controller 2 (slot 2) */
119 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
120
121 /*
122  * PCI Windows
123  * Memory space is mapped 1-1, but I/O space must start from 0.
124  */
125 /* controller 1, Slot 1, tgtid 1, Base address a000 */
126 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
127 #ifdef CONFIG_PHYS_64BIT
128 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
129 #else
130 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
131 #endif
132 #define CONFIG_SYS_PCIE1_IO_VIRT        0xffc00000
133 #ifdef CONFIG_PHYS_64BIT
134 #define CONFIG_SYS_PCIE1_IO_PHYS        0xfffc00000ull
135 #else
136 #define CONFIG_SYS_PCIE1_IO_PHYS        0xffc00000
137 #endif
138
139 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
140 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
141 #ifdef CONFIG_PHYS_64BIT
142 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
143 #else
144 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
145 #endif
146 #define CONFIG_SYS_PCIE2_IO_VIRT        0xffc10000
147 #ifdef CONFIG_PHYS_64BIT
148 #define CONFIG_SYS_PCIE2_IO_PHYS        0xfffc10000ull
149 #else
150 #define CONFIG_SYS_PCIE2_IO_PHYS        0xffc10000
151 #endif
152
153 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
154 #endif
155
156 #define CONFIG_SYS_CLK_FREQ     66666666 /* SYSCLK for P1010 RDB */
157
158 #define CONFIG_HWCONFIG
159 /*
160  * These can be toggled for performance analysis, otherwise use default.
161  */
162 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
163 #define CONFIG_BTB                      /* toggle branch predition */
164
165
166 #define CONFIG_ENABLE_36BIT_PHYS
167
168 /* DDR Setup */
169 #define CONFIG_SYS_DDR_RAW_TIMING
170 #define CONFIG_DDR_SPD
171 #define CONFIG_SYS_SPD_BUS_NUM          1
172 #define SPD_EEPROM_ADDRESS              0x52
173
174 #define CONFIG_MEM_INIT_VALUE           0xDeadBeef
175
176 #ifndef __ASSEMBLY__
177 extern unsigned long get_sdram_size(void);
178 #endif
179 #define CONFIG_SYS_SDRAM_SIZE           get_sdram_size() /* DDR size */
180 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
181 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
182
183 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
184 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
185
186 /* DDR3 Controller Settings */
187 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
188 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
189 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
190 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
191 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
192 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
193 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
194 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
195 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
196 #define CONFIG_SYS_DDR_RCW_1            0x00000000
197 #define CONFIG_SYS_DDR_RCW_2            0x00000000
198 #define CONFIG_SYS_DDR_CONTROL          0xc70c0008      /* Type = DDR3  */
199 #define CONFIG_SYS_DDR_CONTROL_2        0x24401000
200 #define CONFIG_SYS_DDR_TIMING_4         0x00000001
201 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
202
203 #define CONFIG_SYS_DDR_TIMING_3_800     0x00030000
204 #define CONFIG_SYS_DDR_TIMING_0_800     0x00110104
205 #define CONFIG_SYS_DDR_TIMING_1_800     0x6f6b8644
206 #define CONFIG_SYS_DDR_TIMING_2_800     0x0FA888CF
207 #define CONFIG_SYS_DDR_CLK_CTRL_800     0x03000000
208 #define CONFIG_SYS_DDR_MODE_1_800       0x00441420
209 #define CONFIG_SYS_DDR_MODE_2_800       0x00000000
210 #define CONFIG_SYS_DDR_INTERVAL_800     0x0C300100
211 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
212
213 /* settings for DDR3 at 667MT/s */
214 #define CONFIG_SYS_DDR_TIMING_3_667             0x00010000
215 #define CONFIG_SYS_DDR_TIMING_0_667             0x00110004
216 #define CONFIG_SYS_DDR_TIMING_1_667             0x5d59e544
217 #define CONFIG_SYS_DDR_TIMING_2_667             0x0FA890CD
218 #define CONFIG_SYS_DDR_CLK_CTRL_667             0x03000000
219 #define CONFIG_SYS_DDR_MODE_1_667               0x00441210
220 #define CONFIG_SYS_DDR_MODE_2_667               0x00000000
221 #define CONFIG_SYS_DDR_INTERVAL_667             0x0a280000
222 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667        0x8675F608
223
224 #define CONFIG_SYS_CCSRBAR                      0xffe00000
225 #define CONFIG_SYS_CCSRBAR_PHYS_LOW             CONFIG_SYS_CCSRBAR
226
227 /* Don't relocate CCSRBAR while in NAND_SPL */
228 #ifdef CONFIG_SPL_BUILD
229 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
230 #endif
231
232 /*
233  * Memory map
234  *
235  * 0x0000_0000  0x3fff_ffff     DDR                     1G cacheable
236  * 0x8000_0000  0xbfff_ffff     PCI Express Mem         1.5G non-cacheable
237  * 0xffc0_0000  0xffc3_ffff     PCI IO range            256k non-cacheable
238  *
239  * Localbus non-cacheable
240  * 0xff80_0000  0xff8f_ffff     NAND Flash              1M non-cacheable
241  * 0xffb0_0000  0xffbf_ffff     Board CPLD              1M non-cacheable
242  * 0xffd0_0000  0xffd0_3fff     L1 for stack            16K Cacheable TLB0
243  * 0xffe0_0000  0xffef_ffff     CCSR                    1M non-cacheable
244  */
245
246 /*
247  * IFC Definitions
248  */
249 /* NOR Flash on IFC */
250
251 #define CONFIG_SYS_FLASH_BASE           0xee000000
252 #define CONFIG_SYS_MAX_FLASH_SECT       256     /* 32M */
253
254 #ifdef CONFIG_PHYS_64BIT
255 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
256 #else
257 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
258 #endif
259
260 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
261                                 CSPR_PORT_SIZE_16 | \
262                                 CSPR_MSEL_NOR | \
263                                 CSPR_V)
264 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(32*1024*1024)
265 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(7)
266 /* NOR Flash Timing Params */
267 #define CONFIG_SYS_NOR_FTIM0    FTIM0_NOR_TACSE(0x4) | \
268                                 FTIM0_NOR_TEADC(0x5) | \
269                                 FTIM0_NOR_TEAHC(0x5)
270 #define CONFIG_SYS_NOR_FTIM1    FTIM1_NOR_TACO(0x1e) | \
271                                 FTIM1_NOR_TRAD_NOR(0x0f)
272 #define CONFIG_SYS_NOR_FTIM2    FTIM2_NOR_TCS(0x4) | \
273                                 FTIM2_NOR_TCH(0x4) | \
274                                 FTIM2_NOR_TWP(0x1c)
275 #define CONFIG_SYS_NOR_FTIM3    0x0
276
277 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
278 #define CONFIG_SYS_FLASH_QUIET_TEST
279 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
280 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
281
282 #undef CONFIG_SYS_FLASH_CHECKSUM
283 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
284 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
285
286 /* CFI for NOR Flash */
287 #define CONFIG_SYS_FLASH_EMPTY_INFO
288
289 /* NAND Flash on IFC */
290 #define CONFIG_SYS_NAND_BASE            0xff800000
291 #ifdef CONFIG_PHYS_64BIT
292 #define CONFIG_SYS_NAND_BASE_PHYS       0xfff800000ull
293 #else
294 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
295 #endif
296
297 #define CONFIG_MTD_PARTITION
298
299 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
300                                 | CSPR_PORT_SIZE_8      \
301                                 | CSPR_MSEL_NAND        \
302                                 | CSPR_V)
303 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
304
305 #if defined(CONFIG_TARGET_P1010RDB_PA)
306 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
307                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
308                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
309                                 | CSOR_NAND_RAL_2       /* RAL = 2 Bytes */ \
310                                 | CSOR_NAND_PGS_512     /* Page Size = 512b */ \
311                                 | CSOR_NAND_SPRZ_16     /* Spare size = 16 */ \
312                                 | CSOR_NAND_PB(32))     /* 32 Pages Per Block */
313 #define CONFIG_SYS_NAND_BLOCK_SIZE      (16 * 1024)
314
315 #elif defined(CONFIG_TARGET_P1010RDB_PB)
316 #define CONFIG_SYS_NAND_ONFI_DETECTION
317 #define CONFIG_SYS_NAND_CSOR   (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
318                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
319                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
320                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
321                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
322                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
323                                 | CSOR_NAND_PB(128))  /*Pages Per Block = 128 */
324 #define CONFIG_SYS_NAND_BLOCK_SIZE     (512 * 1024)
325 #endif
326
327 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
328 #define CONFIG_SYS_MAX_NAND_DEVICE      1
329
330 #if defined(CONFIG_TARGET_P1010RDB_PA)
331 /* NAND Flash Timing Params */
332 #define CONFIG_SYS_NAND_FTIM0           FTIM0_NAND_TCCST(0x01) | \
333                                         FTIM0_NAND_TWP(0x0C)   | \
334                                         FTIM0_NAND_TWCHT(0x04) | \
335                                         FTIM0_NAND_TWH(0x05)
336 #define CONFIG_SYS_NAND_FTIM1           FTIM1_NAND_TADLE(0x1d) | \
337                                         FTIM1_NAND_TWBE(0x1d)  | \
338                                         FTIM1_NAND_TRR(0x07)   | \
339                                         FTIM1_NAND_TRP(0x0c)
340 #define CONFIG_SYS_NAND_FTIM2           FTIM2_NAND_TRAD(0x0c) | \
341                                         FTIM2_NAND_TREH(0x05) | \
342                                         FTIM2_NAND_TWHRE(0x0f)
343 #define CONFIG_SYS_NAND_FTIM3           FTIM3_NAND_TWW(0x04)
344
345 #elif defined(CONFIG_TARGET_P1010RDB_PB)
346 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
347 /* ONFI NAND Flash mode0 Timing Params */
348 #define CONFIG_SYS_NAND_FTIM0  (FTIM0_NAND_TCCST(0x07)| \
349                                         FTIM0_NAND_TWP(0x18)   | \
350                                         FTIM0_NAND_TWCHT(0x07) | \
351                                         FTIM0_NAND_TWH(0x0a))
352 #define CONFIG_SYS_NAND_FTIM1  (FTIM1_NAND_TADLE(0x32)| \
353                                         FTIM1_NAND_TWBE(0x39)  | \
354                                         FTIM1_NAND_TRR(0x0e)   | \
355                                         FTIM1_NAND_TRP(0x18))
356 #define CONFIG_SYS_NAND_FTIM2  (FTIM2_NAND_TRAD(0x0f) | \
357                                         FTIM2_NAND_TREH(0x0a)  | \
358                                         FTIM2_NAND_TWHRE(0x1e))
359 #define CONFIG_SYS_NAND_FTIM3   0x0
360 #endif
361
362 #define CONFIG_SYS_NAND_DDR_LAW         11
363
364 /* Set up IFC registers for boot location NOR/NAND */
365 #if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
366 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
367 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
368 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
369 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
370 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
371 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
372 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
373 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
374 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
375 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
376 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
377 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
378 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
379 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
380 #else
381 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
382 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
383 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
384 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
385 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
386 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
387 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
388 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
389 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
390 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
391 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
392 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
393 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
394 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
395 #endif
396
397 /* CPLD on IFC */
398 #define CONFIG_SYS_CPLD_BASE            0xffb00000
399
400 #ifdef CONFIG_PHYS_64BIT
401 #define CONFIG_SYS_CPLD_BASE_PHYS       0xfffb00000ull
402 #else
403 #define CONFIG_SYS_CPLD_BASE_PHYS       CONFIG_SYS_CPLD_BASE
404 #endif
405
406 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
407                                 | CSPR_PORT_SIZE_8 \
408                                 | CSPR_MSEL_GPCM \
409                                 | CSPR_V)
410 #define CONFIG_SYS_AMASK3               IFC_AMASK(64*1024)
411 #define CONFIG_SYS_CSOR3                0x0
412 /* CPLD Timing parameters for IFC CS3 */
413 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
414                                         FTIM0_GPCM_TEADC(0x0e) | \
415                                         FTIM0_GPCM_TEAHC(0x0e))
416 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
417                                         FTIM1_GPCM_TRAD(0x1f))
418 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
419                                         FTIM2_GPCM_TCH(0x8) | \
420                                         FTIM2_GPCM_TWP(0x1f))
421 #define CONFIG_SYS_CS3_FTIM3            0x0
422
423 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
424         defined(CONFIG_RAMBOOT_NAND)
425 #define CONFIG_SYS_RAMBOOT
426 #else
427 #undef CONFIG_SYS_RAMBOOT
428 #endif
429
430 #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
431 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
432 #define CONFIG_A003399_NOR_WORKAROUND
433 #endif
434 #endif
435
436 #define CONFIG_SYS_INIT_RAM_LOCK
437 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000 /* stack in RAM */
438 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000 /* End of used area in RAM */
439
440 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
441                                                 - GENERATED_GBL_DATA_SIZE)
442 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
443
444 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
445 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)   /* Reserved for malloc*/
446
447 /*
448  * Config the L2 Cache as L2 SRAM
449  */
450 #if defined(CONFIG_SPL_BUILD)
451 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
452 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
453 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
454 #define CONFIG_SYS_L2_SIZE              (256 << 10)
455 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
456 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
457 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
458 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
459 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (128 << 10)
460 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
461 #elif defined(CONFIG_MTD_RAW_NAND)
462 #ifdef CONFIG_TPL_BUILD
463 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
464 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
465 #define CONFIG_SYS_L2_SIZE              (256 << 10)
466 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
467 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
468 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
469 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
470 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (48 << 10)
471 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
472 #else
473 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
474 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
475 #define CONFIG_SYS_L2_SIZE              (256 << 10)
476 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
477 #define CONFIG_SPL_RELOC_TEXT_BASE      (CONFIG_SYS_INIT_L2_END - 0x3000)
478 #define CONFIG_SPL_RELOC_STACK          ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
479 #endif
480 #endif
481 #endif
482
483 /* Serial Port */
484 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
485 #define CONFIG_SYS_NS16550_SERIAL
486 #define CONFIG_SYS_NS16550_REG_SIZE     1
487 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
488 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
489 #define CONFIG_NS16550_MIN_FUNCTIONS
490 #endif
491
492 #define CONFIG_SYS_BAUDRATE_TABLE       \
493         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
494
495 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
496 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
497
498 /* I2C */
499 #define I2C_PCA9557_ADDR1               0x18
500 #define I2C_PCA9557_ADDR2               0x19
501 #define I2C_PCA9557_BUS_NUM             0
502
503 /* I2C EEPROM */
504 #if defined(CONFIG_TARGET_P1010RDB_PB)
505 #ifdef CONFIG_ID_EEPROM
506 #define CONFIG_SYS_I2C_EEPROM_NXID
507 #endif
508 #define CONFIG_SYS_EEPROM_BUS_NUM       0
509 #define MAX_NUM_PORTS                   9 /* for 128Bytes EEPROM */
510 #endif
511 /* enable read and write access to EEPROM */
512
513 /* RTC */
514 #define CONFIG_RTC_PT7C4338
515 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
516
517 /*
518  * SPI interface will not be available in case of NAND boot SPI CS0 will be
519  * used for SLIC
520  */
521 #if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
522 /* eSPI - Enhanced SPI */
523 #endif
524
525 #if defined(CONFIG_TSEC_ENET)
526 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
527 #define CONFIG_TSEC1    1
528 #define CONFIG_TSEC1_NAME       "eTSEC1"
529 #define CONFIG_TSEC2    1
530 #define CONFIG_TSEC2_NAME       "eTSEC2"
531 #define CONFIG_TSEC3    1
532 #define CONFIG_TSEC3_NAME       "eTSEC3"
533
534 #define TSEC1_PHY_ADDR          1
535 #define TSEC2_PHY_ADDR          0
536 #define TSEC3_PHY_ADDR          2
537
538 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
539 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
540 #define TSEC3_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
541
542 #define TSEC1_PHYIDX            0
543 #define TSEC2_PHYIDX            0
544 #define TSEC3_PHYIDX            0
545
546 #define CONFIG_ETHPRIME         "eTSEC1"
547
548 /* TBI PHY configuration for SGMII mode */
549 #define CONFIG_TSEC_TBICR_SETTINGS ( \
550                 TBICR_PHY_RESET \
551                 | TBICR_ANEG_ENABLE \
552                 | TBICR_FULL_DUPLEX \
553                 | TBICR_SPEED1_SET \
554                 )
555
556 #endif  /* CONFIG_TSEC_ENET */
557
558 /* SATA */
559 #define CONFIG_FSL_SATA_V2
560
561 #ifdef CONFIG_FSL_SATA
562 #define CONFIG_SYS_SATA_MAX_DEVICE      2
563 #define CONFIG_SATA1
564 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
565 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
566 #define CONFIG_SATA2
567 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
568 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
569
570 #define CONFIG_LBA48
571 #endif /* #ifdef CONFIG_FSL_SATA  */
572
573 #ifdef CONFIG_MMC
574 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
575 #endif
576
577 #define CONFIG_HAS_FSL_DR_USB
578
579 #if defined(CONFIG_HAS_FSL_DR_USB)
580 #ifdef CONFIG_USB_EHCI_HCD
581 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
582 #define CONFIG_USB_EHCI_FSL
583 #endif
584 #endif
585
586 /*
587  * Environment
588  */
589 #if defined(CONFIG_SDCARD)
590 #define CONFIG_FSL_FIXED_MMC_LOCATION
591 #elif defined(CONFIG_MTD_RAW_NAND)
592 #ifdef CONFIG_TPL_BUILD
593 #define SPL_ENV_ADDR            (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
594 #else
595 #if defined(CONFIG_TARGET_P1010RDB_PA)
596 #define CONFIG_ENV_RANGE        (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
597 #elif defined(CONFIG_TARGET_P1010RDB_PB)
598 #define CONFIG_ENV_RANGE        (32 * CONFIG_ENV_SIZE) /* new block size 512K */
599 #endif
600 #endif
601 #endif
602
603 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
604 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
605
606 #undef CONFIG_WATCHDOG                  /* watchdog disabled */
607
608 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
609                  || defined(CONFIG_FSL_SATA)
610 #endif
611
612 /*
613  * Miscellaneous configurable options
614  */
615 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
616
617 /*
618  * For booting Linux, the board info and command line data
619  * have to be in the first 64 MB of memory, since this is
620  * the maximum mapped by the Linux kernel during initialization.
621  */
622 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux */
623 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
624
625 #if defined(CONFIG_CMD_KGDB)
626 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
627 #endif
628
629 /*
630  * Environment Configuration
631  */
632
633 #if defined(CONFIG_TSEC_ENET)
634 #define CONFIG_HAS_ETH0
635 #define CONFIG_HAS_ETH1
636 #define CONFIG_HAS_ETH2
637 #endif
638
639 #define CONFIG_ROOTPATH         "/opt/nfsroot"
640 #define CONFIG_BOOTFILE         "uImage"
641 #define CONFIG_UBOOTPATH        u-boot.bin/* U-Boot image on TFTP server */
642
643 /* default location for tftp and bootm */
644 #define CONFIG_LOADADDR         1000000
645
646 #define CONFIG_EXTRA_ENV_SETTINGS                               \
647         "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"      \
648         "netdev=eth0\0"                                         \
649         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
650         "loadaddr=1000000\0"                    \
651         "consoledev=ttyS0\0"                            \
652         "ramdiskaddr=2000000\0"                 \
653         "ramdiskfile=rootfs.ext2.gz.uboot\0"            \
654         "fdtaddr=1e00000\0"                             \
655         "fdtfile=p1010rdb.dtb\0"                \
656         "bdev=sda1\0"   \
657         "hwconfig=usb1:dr_mode=host,phy_type=utmi\0"    \
658         "othbootargs=ramdisk_size=600000\0" \
659         "usbfatboot=setenv bootargs root=/dev/ram rw "  \
660         "console=$consoledev,$baudrate $othbootargs; "  \
661         "usb start;"                    \
662         "fatload usb 0:2 $loadaddr $bootfile;"          \
663         "fatload usb 0:2 $fdtaddr $fdtfile;"    \
664         "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"    \
665         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"               \
666         "usbext2boot=setenv bootargs root=/dev/ram rw " \
667         "console=$consoledev,$baudrate $othbootargs; "  \
668         "usb start;"                    \
669         "ext2load usb 0:4 $loadaddr $bootfile;"         \
670         "ext2load usb 0:4 $fdtaddr $fdtfile;"   \
671         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"   \
672         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"       \
673         CONFIG_BOOTMODE
674
675 #if defined(CONFIG_TARGET_P1010RDB_PA)
676 #define CONFIG_BOOTMODE \
677         "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
678         "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
679         "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
680         "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
681         "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
682         "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
683
684 #elif defined(CONFIG_TARGET_P1010RDB_PB)
685 #define CONFIG_BOOTMODE \
686         "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
687         "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
688         "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
689         "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
690         "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
691         "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
692         "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
693         "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
694         "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
695         "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
696 #endif
697
698 #define RAMBOOTCOMMAND          \
699         "setenv bootargs root=/dev/ram rw "     \
700         "console=$consoledev,$baudrate $othbootargs; "  \
701         "tftp $ramdiskaddr $ramdiskfile;"       \
702         "tftp $loadaddr $bootfile;"             \
703         "tftp $fdtaddr $fdtfile;"               \
704         "bootm $loadaddr $ramdiskaddr $fdtaddr"
705
706 #define CONFIG_BOOTCOMMAND RAMBOOTCOMMAND
707
708 #include <asm/fsl_secure_boot.h>
709
710 #endif  /* __CONFIG_H */