Convert CONFIG_SYS_NAND_ONFI_DETECTION to Kconfig
[platform/kernel/u-boot.git] / include / configs / P1010RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2010-2011 Freescale Semiconductor, Inc.
4  * Copyright 2020 NXP
5  */
6
7 /*
8  * P010 RDB board configuration file
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #include <linux/stringify.h>
15
16 #include <asm/config_mpc85xx.h>
17 #define CONFIG_NAND_FSL_IFC
18
19 #ifdef CONFIG_SDCARD
20 #define CONFIG_SPL_FLUSH_IMAGE
21 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
22 #define CONFIG_SPL_PAD_TO               0x18000
23 #define CONFIG_SPL_MAX_SIZE             (96 * 1024)
24 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (512 << 10)
25 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x11000000)
26 #define CONFIG_SYS_MMC_U_BOOT_START     (0x11000000)
27 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (96 << 10)
28 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
29 #ifdef CONFIG_SPL_BUILD
30 #define CONFIG_SPL_COMMON_INIT_DDR
31 #endif
32 #endif
33
34 #ifdef CONFIG_SPIFLASH
35 #ifdef CONFIG_NXP_ESBC
36 #define CONFIG_RAMBOOT_SPIFLASH
37 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
38 #else
39 #define CONFIG_SPL_SPI_FLASH_MINIMAL
40 #define CONFIG_SPL_FLUSH_IMAGE
41 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
42 #define CONFIG_SPL_PAD_TO                       0x18000
43 #define CONFIG_SPL_MAX_SIZE                     (96 * 1024)
44 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (512 << 10)
45 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x11000000)
46 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x11000000)
47 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (96 << 10)
48 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
49 #ifdef CONFIG_SPL_BUILD
50 #define CONFIG_SPL_COMMON_INIT_DDR
51 #endif
52 #endif
53 #endif
54
55 #ifdef CONFIG_MTD_RAW_NAND
56 #ifdef CONFIG_NXP_ESBC
57 #define CONFIG_SPL_INIT_MINIMAL
58 #define CONFIG_SPL_FLUSH_IMAGE
59 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
60
61 #define CONFIG_SPL_MAX_SIZE             8192
62 #define CONFIG_SPL_RELOC_TEXT_BASE      0x00100000
63 #define CONFIG_SPL_RELOC_STACK          0x00100000
64 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) - 0x2000)
65 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x00200000 - CONFIG_SPL_MAX_SIZE)
66 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
67 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0
68 #else
69 #ifdef CONFIG_TPL_BUILD
70 #define CONFIG_SPL_FLUSH_IMAGE
71 #define CONFIG_SPL_NAND_INIT
72 #define CONFIG_SPL_COMMON_INIT_DDR
73 #define CONFIG_SPL_MAX_SIZE             (128 << 10)
74 #define CONFIG_TPL_TEXT_BASE            0xD0001000
75 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
76 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (576 << 10)
77 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x11000000)
78 #define CONFIG_SYS_NAND_U_BOOT_START    (0x11000000)
79 #define CONFIG_SYS_NAND_U_BOOT_OFFS     ((128 + 128) << 10)
80 #elif defined(CONFIG_SPL_BUILD)
81 #define CONFIG_SPL_INIT_MINIMAL
82 #define CONFIG_SPL_NAND_MINIMAL
83 #define CONFIG_SPL_FLUSH_IMAGE
84 #define CONFIG_SPL_MAX_SIZE             8192
85 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (128 << 10)
86 #define CONFIG_SYS_NAND_U_BOOT_DST      0xD0000000
87 #define CONFIG_SYS_NAND_U_BOOT_START    0xD0000000
88 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (128 << 10)
89 #endif
90 #define CONFIG_SPL_PAD_TO       0x20000
91 #define CONFIG_TPL_PAD_TO       0x20000
92 #define CONFIG_SPL_TARGET       "u-boot-with-spl.bin"
93 #endif
94 #endif
95
96 #ifdef CONFIG_NAND_SECBOOT      /* NAND Boot */
97 #define CONFIG_RAMBOOT_NAND
98 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
99 #endif
100
101 #ifndef CONFIG_RESET_VECTOR_ADDRESS
102 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
103 #endif
104
105 #ifdef CONFIG_TPL_BUILD
106 #define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
107 #elif defined(CONFIG_SPL_BUILD)
108 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
109 #else
110 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
111 #endif
112
113 /* High Level Configuration Options */
114 #define CONFIG_SYS_HAS_SERDES           /* common SERDES init code */
115
116 #if defined(CONFIG_PCI)
117 #define CONFIG_PCIE1                    /* PCIE controller 1 (slot 1) */
118 #define CONFIG_PCIE2                    /* PCIE controller 2 (slot 2) */
119 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
120
121 /*
122  * PCI Windows
123  * Memory space is mapped 1-1, but I/O space must start from 0.
124  */
125 /* controller 1, Slot 1, tgtid 1, Base address a000 */
126 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
127 #ifdef CONFIG_PHYS_64BIT
128 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
129 #else
130 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
131 #endif
132 #define CONFIG_SYS_PCIE1_IO_VIRT        0xffc00000
133 #ifdef CONFIG_PHYS_64BIT
134 #define CONFIG_SYS_PCIE1_IO_PHYS        0xfffc00000ull
135 #else
136 #define CONFIG_SYS_PCIE1_IO_PHYS        0xffc00000
137 #endif
138
139 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
140 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
141 #ifdef CONFIG_PHYS_64BIT
142 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
143 #else
144 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
145 #endif
146 #define CONFIG_SYS_PCIE2_IO_VIRT        0xffc10000
147 #ifdef CONFIG_PHYS_64BIT
148 #define CONFIG_SYS_PCIE2_IO_PHYS        0xfffc10000ull
149 #else
150 #define CONFIG_SYS_PCIE2_IO_PHYS        0xffc10000
151 #endif
152
153 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
154 #endif
155
156 #define CONFIG_SYS_CLK_FREQ     66666666 /* SYSCLK for P1010 RDB */
157
158 #define CONFIG_HWCONFIG
159 /*
160  * These can be toggled for performance analysis, otherwise use default.
161  */
162 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
163 #define CONFIG_BTB                      /* toggle branch predition */
164
165
166 #define CONFIG_ENABLE_36BIT_PHYS
167
168 /* DDR Setup */
169 #define CONFIG_SYS_DDR_RAW_TIMING
170 #define CONFIG_SYS_SPD_BUS_NUM          1
171 #define SPD_EEPROM_ADDRESS              0x52
172
173 #define CONFIG_MEM_INIT_VALUE           0xDeadBeef
174
175 #ifndef __ASSEMBLY__
176 extern unsigned long get_sdram_size(void);
177 #endif
178 #define CONFIG_SYS_SDRAM_SIZE           get_sdram_size() /* DDR size */
179 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
180 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
181
182 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
183 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
184
185 /* DDR3 Controller Settings */
186 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
187 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
188 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
189 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
190 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
191 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
192 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
193 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
194 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
195 #define CONFIG_SYS_DDR_RCW_1            0x00000000
196 #define CONFIG_SYS_DDR_RCW_2            0x00000000
197 #define CONFIG_SYS_DDR_CONTROL          0xc70c0008      /* Type = DDR3  */
198 #define CONFIG_SYS_DDR_CONTROL_2        0x24401000
199 #define CONFIG_SYS_DDR_TIMING_4         0x00000001
200 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
201
202 #define CONFIG_SYS_DDR_TIMING_3_800     0x00030000
203 #define CONFIG_SYS_DDR_TIMING_0_800     0x00110104
204 #define CONFIG_SYS_DDR_TIMING_1_800     0x6f6b8644
205 #define CONFIG_SYS_DDR_TIMING_2_800     0x0FA888CF
206 #define CONFIG_SYS_DDR_CLK_CTRL_800     0x03000000
207 #define CONFIG_SYS_DDR_MODE_1_800       0x00441420
208 #define CONFIG_SYS_DDR_MODE_2_800       0x00000000
209 #define CONFIG_SYS_DDR_INTERVAL_800     0x0C300100
210 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
211
212 /* settings for DDR3 at 667MT/s */
213 #define CONFIG_SYS_DDR_TIMING_3_667             0x00010000
214 #define CONFIG_SYS_DDR_TIMING_0_667             0x00110004
215 #define CONFIG_SYS_DDR_TIMING_1_667             0x5d59e544
216 #define CONFIG_SYS_DDR_TIMING_2_667             0x0FA890CD
217 #define CONFIG_SYS_DDR_CLK_CTRL_667             0x03000000
218 #define CONFIG_SYS_DDR_MODE_1_667               0x00441210
219 #define CONFIG_SYS_DDR_MODE_2_667               0x00000000
220 #define CONFIG_SYS_DDR_INTERVAL_667             0x0a280000
221 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667        0x8675F608
222
223 #define CONFIG_SYS_CCSRBAR                      0xffe00000
224 #define CONFIG_SYS_CCSRBAR_PHYS_LOW             CONFIG_SYS_CCSRBAR
225
226 /* Don't relocate CCSRBAR while in NAND_SPL */
227 #ifdef CONFIG_SPL_BUILD
228 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
229 #endif
230
231 /*
232  * Memory map
233  *
234  * 0x0000_0000  0x3fff_ffff     DDR                     1G cacheable
235  * 0x8000_0000  0xbfff_ffff     PCI Express Mem         1.5G non-cacheable
236  * 0xffc0_0000  0xffc3_ffff     PCI IO range            256k non-cacheable
237  *
238  * Localbus non-cacheable
239  * 0xff80_0000  0xff8f_ffff     NAND Flash              1M non-cacheable
240  * 0xffb0_0000  0xffbf_ffff     Board CPLD              1M non-cacheable
241  * 0xffd0_0000  0xffd0_3fff     L1 for stack            16K Cacheable TLB0
242  * 0xffe0_0000  0xffef_ffff     CCSR                    1M non-cacheable
243  */
244
245 /*
246  * IFC Definitions
247  */
248 /* NOR Flash on IFC */
249
250 #define CONFIG_SYS_FLASH_BASE           0xee000000
251 #define CONFIG_SYS_MAX_FLASH_SECT       256     /* 32M */
252
253 #ifdef CONFIG_PHYS_64BIT
254 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
255 #else
256 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
257 #endif
258
259 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
260                                 CSPR_PORT_SIZE_16 | \
261                                 CSPR_MSEL_NOR | \
262                                 CSPR_V)
263 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(32*1024*1024)
264 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(7)
265 /* NOR Flash Timing Params */
266 #define CONFIG_SYS_NOR_FTIM0    FTIM0_NOR_TACSE(0x4) | \
267                                 FTIM0_NOR_TEADC(0x5) | \
268                                 FTIM0_NOR_TEAHC(0x5)
269 #define CONFIG_SYS_NOR_FTIM1    FTIM1_NOR_TACO(0x1e) | \
270                                 FTIM1_NOR_TRAD_NOR(0x0f)
271 #define CONFIG_SYS_NOR_FTIM2    FTIM2_NOR_TCS(0x4) | \
272                                 FTIM2_NOR_TCH(0x4) | \
273                                 FTIM2_NOR_TWP(0x1c)
274 #define CONFIG_SYS_NOR_FTIM3    0x0
275
276 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
277 #define CONFIG_SYS_FLASH_QUIET_TEST
278 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
279 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
280
281 #undef CONFIG_SYS_FLASH_CHECKSUM
282 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
283 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
284
285 /* CFI for NOR Flash */
286 #define CONFIG_SYS_FLASH_EMPTY_INFO
287
288 /* NAND Flash on IFC */
289 #define CONFIG_SYS_NAND_BASE            0xff800000
290 #ifdef CONFIG_PHYS_64BIT
291 #define CONFIG_SYS_NAND_BASE_PHYS       0xfff800000ull
292 #else
293 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
294 #endif
295
296 #define CONFIG_MTD_PARTITION
297
298 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
299                                 | CSPR_PORT_SIZE_8      \
300                                 | CSPR_MSEL_NAND        \
301                                 | CSPR_V)
302 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
303
304 #if defined(CONFIG_TARGET_P1010RDB_PA)
305 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
306                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
307                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
308                                 | CSOR_NAND_RAL_2       /* RAL = 2 Bytes */ \
309                                 | CSOR_NAND_PGS_512     /* Page Size = 512b */ \
310                                 | CSOR_NAND_SPRZ_16     /* Spare size = 16 */ \
311                                 | CSOR_NAND_PB(32))     /* 32 Pages Per Block */
312
313 #elif defined(CONFIG_TARGET_P1010RDB_PB)
314 #define CONFIG_SYS_NAND_CSOR   (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
315                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
316                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
317                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
318                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
319                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
320                                 | CSOR_NAND_PB(128))  /*Pages Per Block = 128 */
321 #endif
322
323 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
324 #define CONFIG_SYS_MAX_NAND_DEVICE      1
325
326 #if defined(CONFIG_TARGET_P1010RDB_PA)
327 /* NAND Flash Timing Params */
328 #define CONFIG_SYS_NAND_FTIM0           FTIM0_NAND_TCCST(0x01) | \
329                                         FTIM0_NAND_TWP(0x0C)   | \
330                                         FTIM0_NAND_TWCHT(0x04) | \
331                                         FTIM0_NAND_TWH(0x05)
332 #define CONFIG_SYS_NAND_FTIM1           FTIM1_NAND_TADLE(0x1d) | \
333                                         FTIM1_NAND_TWBE(0x1d)  | \
334                                         FTIM1_NAND_TRR(0x07)   | \
335                                         FTIM1_NAND_TRP(0x0c)
336 #define CONFIG_SYS_NAND_FTIM2           FTIM2_NAND_TRAD(0x0c) | \
337                                         FTIM2_NAND_TREH(0x05) | \
338                                         FTIM2_NAND_TWHRE(0x0f)
339 #define CONFIG_SYS_NAND_FTIM3           FTIM3_NAND_TWW(0x04)
340
341 #elif defined(CONFIG_TARGET_P1010RDB_PB)
342 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
343 /* ONFI NAND Flash mode0 Timing Params */
344 #define CONFIG_SYS_NAND_FTIM0  (FTIM0_NAND_TCCST(0x07)| \
345                                         FTIM0_NAND_TWP(0x18)   | \
346                                         FTIM0_NAND_TWCHT(0x07) | \
347                                         FTIM0_NAND_TWH(0x0a))
348 #define CONFIG_SYS_NAND_FTIM1  (FTIM1_NAND_TADLE(0x32)| \
349                                         FTIM1_NAND_TWBE(0x39)  | \
350                                         FTIM1_NAND_TRR(0x0e)   | \
351                                         FTIM1_NAND_TRP(0x18))
352 #define CONFIG_SYS_NAND_FTIM2  (FTIM2_NAND_TRAD(0x0f) | \
353                                         FTIM2_NAND_TREH(0x0a)  | \
354                                         FTIM2_NAND_TWHRE(0x1e))
355 #define CONFIG_SYS_NAND_FTIM3   0x0
356 #endif
357
358 #define CONFIG_SYS_NAND_DDR_LAW         11
359
360 /* Set up IFC registers for boot location NOR/NAND */
361 #if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
362 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
363 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
364 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
365 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
366 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
367 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
368 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
369 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
370 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
371 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
372 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
373 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
374 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
375 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
376 #else
377 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
378 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
379 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
380 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
381 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
382 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
383 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
384 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
385 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
386 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
387 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
388 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
389 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
390 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
391 #endif
392
393 /* CPLD on IFC */
394 #define CONFIG_SYS_CPLD_BASE            0xffb00000
395
396 #ifdef CONFIG_PHYS_64BIT
397 #define CONFIG_SYS_CPLD_BASE_PHYS       0xfffb00000ull
398 #else
399 #define CONFIG_SYS_CPLD_BASE_PHYS       CONFIG_SYS_CPLD_BASE
400 #endif
401
402 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
403                                 | CSPR_PORT_SIZE_8 \
404                                 | CSPR_MSEL_GPCM \
405                                 | CSPR_V)
406 #define CONFIG_SYS_AMASK3               IFC_AMASK(64*1024)
407 #define CONFIG_SYS_CSOR3                0x0
408 /* CPLD Timing parameters for IFC CS3 */
409 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
410                                         FTIM0_GPCM_TEADC(0x0e) | \
411                                         FTIM0_GPCM_TEAHC(0x0e))
412 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
413                                         FTIM1_GPCM_TRAD(0x1f))
414 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
415                                         FTIM2_GPCM_TCH(0x8) | \
416                                         FTIM2_GPCM_TWP(0x1f))
417 #define CONFIG_SYS_CS3_FTIM3            0x0
418
419 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
420         defined(CONFIG_RAMBOOT_NAND)
421 #define CONFIG_SYS_RAMBOOT
422 #else
423 #undef CONFIG_SYS_RAMBOOT
424 #endif
425
426 #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
427 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
428 #define CONFIG_A003399_NOR_WORKAROUND
429 #endif
430 #endif
431
432 #define CONFIG_SYS_INIT_RAM_LOCK
433 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000 /* stack in RAM */
434 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000 /* End of used area in RAM */
435
436 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
437                                                 - GENERATED_GBL_DATA_SIZE)
438 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
439
440 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
441
442 /*
443  * Config the L2 Cache as L2 SRAM
444  */
445 #if defined(CONFIG_SPL_BUILD)
446 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
447 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
448 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
449 #define CONFIG_SYS_L2_SIZE              (256 << 10)
450 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
451 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
452 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
453 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
454 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (128 << 10)
455 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
456 #elif defined(CONFIG_MTD_RAW_NAND)
457 #ifdef CONFIG_TPL_BUILD
458 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
459 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
460 #define CONFIG_SYS_L2_SIZE              (256 << 10)
461 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
462 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
463 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
464 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
465 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (48 << 10)
466 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
467 #else
468 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
469 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
470 #define CONFIG_SYS_L2_SIZE              (256 << 10)
471 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
472 #define CONFIG_SPL_RELOC_TEXT_BASE      (CONFIG_SYS_INIT_L2_END - 0x3000)
473 #define CONFIG_SPL_RELOC_STACK          ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
474 #endif
475 #endif
476 #endif
477
478 /* Serial Port */
479 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
480 #define CONFIG_SYS_NS16550_SERIAL
481 #define CONFIG_SYS_NS16550_REG_SIZE     1
482 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
483 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
484 #define CONFIG_NS16550_MIN_FUNCTIONS
485 #endif
486
487 #define CONFIG_SYS_BAUDRATE_TABLE       \
488         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
489
490 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
491 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
492
493 /* I2C */
494 #define I2C_PCA9557_ADDR1               0x18
495 #define I2C_PCA9557_ADDR2               0x19
496 #define I2C_PCA9557_BUS_NUM             0
497
498 /* I2C EEPROM */
499 #if defined(CONFIG_TARGET_P1010RDB_PB)
500 #ifdef CONFIG_ID_EEPROM
501 #define CONFIG_SYS_I2C_EEPROM_NXID
502 #endif
503 #define CONFIG_SYS_EEPROM_BUS_NUM       0
504 #define MAX_NUM_PORTS                   9 /* for 128Bytes EEPROM */
505 #endif
506 /* enable read and write access to EEPROM */
507
508 /* RTC */
509 #define CONFIG_RTC_PT7C4338
510 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
511
512 /*
513  * SPI interface will not be available in case of NAND boot SPI CS0 will be
514  * used for SLIC
515  */
516 #if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
517 /* eSPI - Enhanced SPI */
518 #endif
519
520 #if defined(CONFIG_TSEC_ENET)
521 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
522 #define CONFIG_TSEC1    1
523 #define CONFIG_TSEC1_NAME       "eTSEC1"
524 #define CONFIG_TSEC2    1
525 #define CONFIG_TSEC2_NAME       "eTSEC2"
526 #define CONFIG_TSEC3    1
527 #define CONFIG_TSEC3_NAME       "eTSEC3"
528
529 #define TSEC1_PHY_ADDR          1
530 #define TSEC2_PHY_ADDR          0
531 #define TSEC3_PHY_ADDR          2
532
533 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
534 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
535 #define TSEC3_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
536
537 #define TSEC1_PHYIDX            0
538 #define TSEC2_PHYIDX            0
539 #define TSEC3_PHYIDX            0
540
541 #define CONFIG_ETHPRIME         "eTSEC1"
542
543 /* TBI PHY configuration for SGMII mode */
544 #define CONFIG_TSEC_TBICR_SETTINGS ( \
545                 TBICR_PHY_RESET \
546                 | TBICR_ANEG_ENABLE \
547                 | TBICR_FULL_DUPLEX \
548                 | TBICR_SPEED1_SET \
549                 )
550
551 #endif  /* CONFIG_TSEC_ENET */
552
553 /* SATA */
554 #define CONFIG_FSL_SATA_V2
555
556 #ifdef CONFIG_FSL_SATA
557 #define CONFIG_SYS_SATA_MAX_DEVICE      2
558 #define CONFIG_SATA1
559 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
560 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
561 #define CONFIG_SATA2
562 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
563 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
564
565 #define CONFIG_LBA48
566 #endif /* #ifdef CONFIG_FSL_SATA  */
567
568 #ifdef CONFIG_MMC
569 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
570 #endif
571
572 #define CONFIG_HAS_FSL_DR_USB
573
574 #if defined(CONFIG_HAS_FSL_DR_USB)
575 #ifdef CONFIG_USB_EHCI_HCD
576 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
577 #define CONFIG_USB_EHCI_FSL
578 #endif
579 #endif
580
581 /*
582  * Environment
583  */
584 #if defined(CONFIG_SDCARD)
585 #define CONFIG_FSL_FIXED_MMC_LOCATION
586 #elif defined(CONFIG_MTD_RAW_NAND)
587 #ifdef CONFIG_TPL_BUILD
588 #define SPL_ENV_ADDR            (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
589 #else
590 #if defined(CONFIG_TARGET_P1010RDB_PA)
591 #define CONFIG_ENV_RANGE        (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
592 #elif defined(CONFIG_TARGET_P1010RDB_PB)
593 #define CONFIG_ENV_RANGE        (32 * CONFIG_ENV_SIZE) /* new block size 512K */
594 #endif
595 #endif
596 #endif
597
598 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
599 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
600
601 #undef CONFIG_WATCHDOG                  /* watchdog disabled */
602
603 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
604                  || defined(CONFIG_FSL_SATA)
605 #endif
606
607 /*
608  * Miscellaneous configurable options
609  */
610
611 /*
612  * For booting Linux, the board info and command line data
613  * have to be in the first 64 MB of memory, since this is
614  * the maximum mapped by the Linux kernel during initialization.
615  */
616 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux */
617 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
618
619 /*
620  * Environment Configuration
621  */
622
623 #if defined(CONFIG_TSEC_ENET)
624 #define CONFIG_HAS_ETH0
625 #define CONFIG_HAS_ETH1
626 #define CONFIG_HAS_ETH2
627 #endif
628
629 #define CONFIG_ROOTPATH         "/opt/nfsroot"
630 #define CONFIG_BOOTFILE         "uImage"
631 #define CONFIG_UBOOTPATH        u-boot.bin/* U-Boot image on TFTP server */
632
633 #define CONFIG_EXTRA_ENV_SETTINGS                               \
634         "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"      \
635         "netdev=eth0\0"                                         \
636         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
637         "loadaddr=1000000\0"                    \
638         "consoledev=ttyS0\0"                            \
639         "ramdiskaddr=2000000\0"                 \
640         "ramdiskfile=rootfs.ext2.gz.uboot\0"            \
641         "fdtaddr=1e00000\0"                             \
642         "fdtfile=p1010rdb.dtb\0"                \
643         "bdev=sda1\0"   \
644         "hwconfig=usb1:dr_mode=host,phy_type=utmi\0"    \
645         "othbootargs=ramdisk_size=600000\0" \
646         "usbfatboot=setenv bootargs root=/dev/ram rw "  \
647         "console=$consoledev,$baudrate $othbootargs; "  \
648         "usb start;"                    \
649         "fatload usb 0:2 $loadaddr $bootfile;"          \
650         "fatload usb 0:2 $fdtaddr $fdtfile;"    \
651         "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"    \
652         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"               \
653         "usbext2boot=setenv bootargs root=/dev/ram rw " \
654         "console=$consoledev,$baudrate $othbootargs; "  \
655         "usb start;"                    \
656         "ext2load usb 0:4 $loadaddr $bootfile;"         \
657         "ext2load usb 0:4 $fdtaddr $fdtfile;"   \
658         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"   \
659         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"       \
660         CONFIG_BOOTMODE
661
662 #if defined(CONFIG_TARGET_P1010RDB_PA)
663 #define CONFIG_BOOTMODE \
664         "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
665         "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
666         "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
667         "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
668         "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
669         "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
670
671 #elif defined(CONFIG_TARGET_P1010RDB_PB)
672 #define CONFIG_BOOTMODE \
673         "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
674         "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
675         "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
676         "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
677         "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
678         "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
679         "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
680         "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
681         "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
682         "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
683 #endif
684
685 #define RAMBOOTCOMMAND          \
686         "setenv bootargs root=/dev/ram rw "     \
687         "console=$consoledev,$baudrate $othbootargs; "  \
688         "tftp $ramdiskaddr $ramdiskfile;"       \
689         "tftp $loadaddr $bootfile;"             \
690         "tftp $fdtaddr $fdtfile;"               \
691         "bootm $loadaddr $ramdiskaddr $fdtaddr"
692
693 #define CONFIG_BOOTCOMMAND RAMBOOTCOMMAND
694
695 #include <asm/fsl_secure_boot.h>
696
697 #endif  /* __CONFIG_H */