1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
8 * P010 RDB board configuration file
14 #include <linux/stringify.h>
16 #include <asm/config_mpc85xx.h>
19 #define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
20 #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
21 #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
22 #define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
25 #ifdef CONFIG_SPIFLASH
26 #ifdef CONFIG_NXP_ESBC
27 #define CONFIG_RAMBOOT_SPIFLASH
28 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
30 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
31 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
32 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
33 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
37 #ifdef CONFIG_MTD_RAW_NAND
38 #ifdef CONFIG_NXP_ESBC
39 #define CFG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
40 #define CFG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
41 #define CFG_SYS_NAND_U_BOOT_START 0x00200000
43 #ifdef CONFIG_TPL_BUILD
44 #define CFG_SYS_NAND_U_BOOT_SIZE (576 << 10)
45 #define CFG_SYS_NAND_U_BOOT_DST (0x11000000)
46 #define CFG_SYS_NAND_U_BOOT_START (0x11000000)
47 #elif defined(CONFIG_SPL_BUILD)
48 #define CFG_SYS_NAND_U_BOOT_SIZE (128 << 10)
49 #define CFG_SYS_NAND_U_BOOT_DST 0xD0000000
50 #define CFG_SYS_NAND_U_BOOT_START 0xD0000000
55 #ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
56 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
59 #ifndef CONFIG_RESET_VECTOR_ADDRESS
60 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
63 /* High Level Configuration Options */
65 #if defined(CONFIG_PCI)
68 * Memory space is mapped 1-1, but I/O space must start from 0.
70 /* controller 1, Slot 1, tgtid 1, Base address a000 */
71 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
72 #ifdef CONFIG_PHYS_64BIT
73 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
75 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
77 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
78 #ifdef CONFIG_PHYS_64BIT
79 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
81 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
84 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
85 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
86 #ifdef CONFIG_PHYS_64BIT
87 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
89 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
91 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
92 #ifdef CONFIG_PHYS_64BIT
93 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
95 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
99 #define CONFIG_HWCONFIG
101 * These can be toggled for performance analysis, otherwise use default.
103 #define CONFIG_L2_CACHE /* toggle L2 cache */
106 #define SPD_EEPROM_ADDRESS 0x52
108 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
111 extern unsigned long get_sdram_size(void);
113 #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
114 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
115 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
117 #define CONFIG_SYS_CCSRBAR 0xffe00000
118 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
123 * 0x0000_0000 0x3fff_ffff DDR 1G cacheable
124 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable
125 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
127 * Localbus non-cacheable
128 * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable
129 * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable
130 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
131 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
137 /* NOR Flash on IFC */
139 #define CONFIG_SYS_FLASH_BASE 0xee000000
141 #ifdef CONFIG_PHYS_64BIT
142 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
144 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
147 #define CFG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
148 CSPR_PORT_SIZE_16 | \
151 #define CFG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024)
152 #define CFG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7)
153 /* NOR Flash Timing Params */
154 #define CFG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \
155 FTIM0_NOR_TEADC(0x5) | \
157 #define CFG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \
158 FTIM1_NOR_TRAD_NOR(0x0f)
159 #define CFG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \
160 FTIM2_NOR_TCH(0x4) | \
162 #define CFG_SYS_NOR_FTIM3 0x0
164 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
165 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
167 /* CFI for NOR Flash */
169 /* NAND Flash on IFC */
170 #define CFG_SYS_NAND_BASE 0xff800000
171 #ifdef CONFIG_PHYS_64BIT
172 #define CFG_SYS_NAND_BASE_PHYS 0xfff800000ull
174 #define CFG_SYS_NAND_BASE_PHYS CFG_SYS_NAND_BASE
177 #define CONFIG_MTD_PARTITION
179 #define CFG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CFG_SYS_NAND_BASE_PHYS) \
183 #define CFG_SYS_NAND_AMASK IFC_AMASK(64*1024)
185 #if defined(CONFIG_TARGET_P1010RDB_PA)
186 #define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
187 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
188 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
189 | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
190 | CSOR_NAND_PGS_512 /* Page Size = 512b */ \
191 | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \
192 | CSOR_NAND_PB(32)) /* 32 Pages Per Block */
194 #elif defined(CONFIG_TARGET_P1010RDB_PB)
195 #define CFG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
196 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
197 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
198 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
199 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
200 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
201 | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */
204 #define CFG_SYS_NAND_BASE_LIST { CFG_SYS_NAND_BASE }
206 #if defined(CONFIG_TARGET_P1010RDB_PA)
207 /* NAND Flash Timing Params */
208 #define CFG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \
209 FTIM0_NAND_TWP(0x0C) | \
210 FTIM0_NAND_TWCHT(0x04) | \
212 #define CFG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \
213 FTIM1_NAND_TWBE(0x1d) | \
214 FTIM1_NAND_TRR(0x07) | \
216 #define CFG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \
217 FTIM2_NAND_TREH(0x05) | \
218 FTIM2_NAND_TWHRE(0x0f)
219 #define CFG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
221 #elif defined(CONFIG_TARGET_P1010RDB_PB)
222 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
223 /* ONFI NAND Flash mode0 Timing Params */
224 #define CFG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \
225 FTIM0_NAND_TWP(0x18) | \
226 FTIM0_NAND_TWCHT(0x07) | \
227 FTIM0_NAND_TWH(0x0a))
228 #define CFG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \
229 FTIM1_NAND_TWBE(0x39) | \
230 FTIM1_NAND_TRR(0x0e) | \
231 FTIM1_NAND_TRP(0x18))
232 #define CFG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
233 FTIM2_NAND_TREH(0x0a) | \
234 FTIM2_NAND_TWHRE(0x1e))
235 #define CFG_SYS_NAND_FTIM3 0x0
238 /* Set up IFC registers for boot location NOR/NAND */
239 #if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
240 #define CONFIG_SYS_CSPR0 CFG_SYS_NAND_CSPR
241 #define CONFIG_SYS_AMASK0 CFG_SYS_NAND_AMASK
242 #define CONFIG_SYS_CSOR0 CFG_SYS_NAND_CSOR
243 #define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NAND_FTIM0
244 #define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NAND_FTIM1
245 #define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NAND_FTIM2
246 #define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NAND_FTIM3
247 #define CONFIG_SYS_CSPR1 CFG_SYS_NOR_CSPR
248 #define CONFIG_SYS_AMASK1 CFG_SYS_NOR_AMASK
249 #define CONFIG_SYS_CSOR1 CFG_SYS_NOR_CSOR
250 #define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NOR_FTIM0
251 #define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NOR_FTIM1
252 #define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NOR_FTIM2
253 #define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NOR_FTIM3
255 #define CONFIG_SYS_CSPR0 CFG_SYS_NOR_CSPR
256 #define CONFIG_SYS_AMASK0 CFG_SYS_NOR_AMASK
257 #define CONFIG_SYS_CSOR0 CFG_SYS_NOR_CSOR
258 #define CONFIG_SYS_CS0_FTIM0 CFG_SYS_NOR_FTIM0
259 #define CONFIG_SYS_CS0_FTIM1 CFG_SYS_NOR_FTIM1
260 #define CONFIG_SYS_CS0_FTIM2 CFG_SYS_NOR_FTIM2
261 #define CONFIG_SYS_CS0_FTIM3 CFG_SYS_NOR_FTIM3
262 #define CONFIG_SYS_CSPR1 CFG_SYS_NAND_CSPR
263 #define CONFIG_SYS_AMASK1 CFG_SYS_NAND_AMASK
264 #define CONFIG_SYS_CSOR1 CFG_SYS_NAND_CSOR
265 #define CONFIG_SYS_CS1_FTIM0 CFG_SYS_NAND_FTIM0
266 #define CONFIG_SYS_CS1_FTIM1 CFG_SYS_NAND_FTIM1
267 #define CONFIG_SYS_CS1_FTIM2 CFG_SYS_NAND_FTIM2
268 #define CONFIG_SYS_CS1_FTIM3 CFG_SYS_NAND_FTIM3
272 #define CONFIG_SYS_CPLD_BASE 0xffb00000
274 #ifdef CONFIG_PHYS_64BIT
275 #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull
277 #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
280 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
284 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
285 #define CONFIG_SYS_CSOR3 0x0
286 /* CPLD Timing parameters for IFC CS3 */
287 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
288 FTIM0_GPCM_TEADC(0x0e) | \
289 FTIM0_GPCM_TEAHC(0x0e))
290 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
291 FTIM1_GPCM_TRAD(0x1f))
292 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
293 FTIM2_GPCM_TCH(0x8) | \
294 FTIM2_GPCM_TWP(0x1f))
295 #define CONFIG_SYS_CS3_FTIM3 0x0
297 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
298 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
300 #define CONFIG_SYS_INIT_SP_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
303 * Config the L2 Cache as L2 SRAM
305 #if defined(CONFIG_SPL_BUILD)
306 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
307 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
308 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
309 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
310 #elif defined(CONFIG_MTD_RAW_NAND)
311 #ifdef CONFIG_TPL_BUILD
312 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
313 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
314 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
316 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
317 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
318 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
324 #undef CONFIG_SERIAL_SOFTWARE_FIFO
325 #define CONFIG_SYS_NS16550_SERIAL
326 #define CONFIG_SYS_NS16550_REG_SIZE 1
327 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
328 #define CONFIG_SPL_NS16550_MIN_FUNCTIONS
330 #define CONFIG_SYS_BAUDRATE_TABLE \
331 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
333 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
334 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
337 #define I2C_PCA9557_ADDR1 0x18
338 #define I2C_PCA9557_ADDR2 0x19
339 #define I2C_PCA9557_BUS_NUM 0
342 #if defined(CONFIG_TARGET_P1010RDB_PB)
343 #define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */
345 /* enable read and write access to EEPROM */
348 #define CONFIG_RTC_PT7C4338
349 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
352 * SPI interface will not be available in case of NAND boot SPI CS0 will be
355 #if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
356 /* eSPI - Enhanced SPI */
359 #if defined(CONFIG_TSEC_ENET)
360 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
361 #define CONFIG_TSEC1 1
362 #define CONFIG_TSEC1_NAME "eTSEC1"
363 #define CONFIG_TSEC2 1
364 #define CONFIG_TSEC2_NAME "eTSEC2"
365 #define CONFIG_TSEC3 1
366 #define CONFIG_TSEC3_NAME "eTSEC3"
368 #define TSEC1_PHY_ADDR 1
369 #define TSEC2_PHY_ADDR 0
370 #define TSEC3_PHY_ADDR 2
372 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
373 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
374 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
376 #define TSEC1_PHYIDX 0
377 #define TSEC2_PHYIDX 0
378 #define TSEC3_PHYIDX 0
380 /* TBI PHY configuration for SGMII mode */
381 #define CONFIG_TSEC_TBICR_SETTINGS ( \
383 | TBICR_ANEG_ENABLE \
384 | TBICR_FULL_DUPLEX \
388 #endif /* CONFIG_TSEC_ENET */
391 #define CFG_SYS_FSL_ESDHC_ADDR CFG_SYS_MPC85xx_ESDHC_ADDR
397 #if defined(CONFIG_MTD_RAW_NAND)
398 #ifdef CONFIG_TPL_BUILD
399 #define SPL_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
403 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
404 || defined(CONFIG_FSL_SATA)
408 * Miscellaneous configurable options
412 * For booting Linux, the board info and command line data
413 * have to be in the first 64 MB of memory, since this is
414 * the maximum mapped by the Linux kernel during initialization.
416 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
419 * Environment Configuration
422 #define CONFIG_ROOTPATH "/opt/nfsroot"
423 #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
425 #define CONFIG_EXTRA_ENV_SETTINGS \
426 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
428 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
429 "loadaddr=1000000\0" \
430 "consoledev=ttyS0\0" \
431 "ramdiskaddr=2000000\0" \
432 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
433 "fdtaddr=1e00000\0" \
434 "fdtfile=p1010rdb.dtb\0" \
436 "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \
437 "othbootargs=ramdisk_size=600000\0" \
438 "usbfatboot=setenv bootargs root=/dev/ram rw " \
439 "console=$consoledev,$baudrate $othbootargs; " \
441 "fatload usb 0:2 $loadaddr $bootfile;" \
442 "fatload usb 0:2 $fdtaddr $fdtfile;" \
443 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
444 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
445 "usbext2boot=setenv bootargs root=/dev/ram rw " \
446 "console=$consoledev,$baudrate $othbootargs; " \
448 "ext2load usb 0:4 $loadaddr $bootfile;" \
449 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
450 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
451 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
454 #if defined(CONFIG_TARGET_P1010RDB_PA)
456 "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
457 "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
458 "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
459 "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
460 "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
461 "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
463 #elif defined(CONFIG_TARGET_P1010RDB_PB)
465 "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
466 "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
467 "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
468 "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
469 "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
470 "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
471 "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
472 "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
473 "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
474 "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
477 #include <asm/fsl_secure_boot.h>
479 #endif /* __CONFIG_H */