dm: ppc: p1010: add i2c DM support
[platform/kernel/u-boot.git] / include / configs / P1010RDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright 2010-2011 Freescale Semiconductor, Inc.
4  * Copyright 2020 NXP
5  */
6
7 /*
8  * P010 RDB board configuration file
9  */
10
11 #ifndef __CONFIG_H
12 #define __CONFIG_H
13
14 #include <asm/config_mpc85xx.h>
15 #define CONFIG_NAND_FSL_IFC
16
17 #ifdef CONFIG_SDCARD
18 #define CONFIG_SPL_FLUSH_IMAGE
19 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
20 #define CONFIG_SPL_PAD_TO               0x18000
21 #define CONFIG_SPL_MAX_SIZE             (96 * 1024)
22 #define CONFIG_SYS_MMC_U_BOOT_SIZE      (512 << 10)
23 #define CONFIG_SYS_MMC_U_BOOT_DST       (0x11000000)
24 #define CONFIG_SYS_MMC_U_BOOT_START     (0x11000000)
25 #define CONFIG_SYS_MMC_U_BOOT_OFFS      (96 << 10)
26 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
27 #ifdef CONFIG_SPL_BUILD
28 #define CONFIG_SPL_COMMON_INIT_DDR
29 #endif
30 #endif
31
32 #ifdef CONFIG_SPIFLASH
33 #ifdef CONFIG_NXP_ESBC
34 #define CONFIG_RAMBOOT_SPIFLASH
35 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
36 #else
37 #define CONFIG_SPL_SPI_FLASH_MINIMAL
38 #define CONFIG_SPL_FLUSH_IMAGE
39 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
40 #define CONFIG_SPL_PAD_TO                       0x18000
41 #define CONFIG_SPL_MAX_SIZE                     (96 * 1024)
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE        (512 << 10)
43 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST         (0x11000000)
44 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START       (0x11000000)
45 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS        (96 << 10)
46 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
47 #ifdef CONFIG_SPL_BUILD
48 #define CONFIG_SPL_COMMON_INIT_DDR
49 #endif
50 #endif
51 #endif
52
53 #ifdef CONFIG_MTD_RAW_NAND
54 #ifdef CONFIG_NXP_ESBC
55 #define CONFIG_SPL_INIT_MINIMAL
56 #define CONFIG_SPL_FLUSH_IMAGE
57 #define CONFIG_SPL_TARGET               "u-boot-with-spl.bin"
58
59 #define CONFIG_SPL_MAX_SIZE             8192
60 #define CONFIG_SPL_RELOC_TEXT_BASE      0x00100000
61 #define CONFIG_SPL_RELOC_STACK          0x00100000
62 #define CONFIG_SYS_NAND_U_BOOT_SIZE     ((768 << 10) - 0x2000)
63 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x00200000 - CONFIG_SPL_MAX_SIZE)
64 #define CONFIG_SYS_NAND_U_BOOT_START    0x00200000
65 #define CONFIG_SYS_NAND_U_BOOT_OFFS     0
66 #else
67 #ifdef CONFIG_TPL_BUILD
68 #define CONFIG_SPL_FLUSH_IMAGE
69 #define CONFIG_SPL_NAND_INIT
70 #define CONFIG_SPL_COMMON_INIT_DDR
71 #define CONFIG_SPL_MAX_SIZE             (128 << 10)
72 #define CONFIG_TPL_TEXT_BASE            0xD0001000
73 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
74 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (576 << 10)
75 #define CONFIG_SYS_NAND_U_BOOT_DST      (0x11000000)
76 #define CONFIG_SYS_NAND_U_BOOT_START    (0x11000000)
77 #define CONFIG_SYS_NAND_U_BOOT_OFFS     ((128 + 128) << 10)
78 #elif defined(CONFIG_SPL_BUILD)
79 #define CONFIG_SPL_INIT_MINIMAL
80 #define CONFIG_SPL_NAND_MINIMAL
81 #define CONFIG_SPL_FLUSH_IMAGE
82 #define CONFIG_SPL_MAX_SIZE             8192
83 #define CONFIG_SYS_NAND_U_BOOT_SIZE     (128 << 10)
84 #define CONFIG_SYS_NAND_U_BOOT_DST      0xD0000000
85 #define CONFIG_SYS_NAND_U_BOOT_START    0xD0000000
86 #define CONFIG_SYS_NAND_U_BOOT_OFFS     (128 << 10)
87 #endif
88 #define CONFIG_SPL_PAD_TO       0x20000
89 #define CONFIG_TPL_PAD_TO       0x20000
90 #define CONFIG_SPL_TARGET       "u-boot-with-spl.bin"
91 #endif
92 #endif
93
94 #ifdef CONFIG_NAND_SECBOOT      /* NAND Boot */
95 #define CONFIG_RAMBOOT_NAND
96 #define CONFIG_RESET_VECTOR_ADDRESS     0x110bfffc
97 #endif
98
99 #ifndef CONFIG_RESET_VECTOR_ADDRESS
100 #define CONFIG_RESET_VECTOR_ADDRESS     0xeffffffc
101 #endif
102
103 #ifdef CONFIG_TPL_BUILD
104 #define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
105 #elif defined(CONFIG_SPL_BUILD)
106 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
107 #else
108 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
109 #endif
110
111 /* High Level Configuration Options */
112 #define CONFIG_SYS_HAS_SERDES           /* common SERDES init code */
113
114 #if defined(CONFIG_PCI)
115 #define CONFIG_PCIE1                    /* PCIE controller 1 (slot 1) */
116 #define CONFIG_PCIE2                    /* PCIE controller 2 (slot 2) */
117 #define CONFIG_FSL_PCI_INIT             /* Use common FSL init code */
118 #define CONFIG_PCI_INDIRECT_BRIDGE      /* indirect PCI bridge support */
119 #define CONFIG_SYS_PCI_64BIT            /* enable 64-bit PCI resources */
120
121 /*
122  * PCI Windows
123  * Memory space is mapped 1-1, but I/O space must start from 0.
124  */
125 /* controller 1, Slot 1, tgtid 1, Base address a000 */
126 #define CONFIG_SYS_PCIE1_NAME           "mini PCIe Slot"
127 #define CONFIG_SYS_PCIE1_MEM_VIRT       0x80000000
128 #ifdef CONFIG_PHYS_64BIT
129 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
130 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xc00000000ull
131 #else
132 #define CONFIG_SYS_PCIE1_MEM_BUS        0x80000000
133 #define CONFIG_SYS_PCIE1_MEM_PHYS       0x80000000
134 #endif
135 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x20000000      /* 512M */
136 #define CONFIG_SYS_PCIE1_IO_VIRT        0xffc00000
137 #define CONFIG_SYS_PCIE1_IO_BUS         0x00000000
138 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00010000      /* 64k */
139 #ifdef CONFIG_PHYS_64BIT
140 #define CONFIG_SYS_PCIE1_IO_PHYS        0xfffc00000ull
141 #else
142 #define CONFIG_SYS_PCIE1_IO_PHYS        0xffc00000
143 #endif
144
145 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
146 #if defined(CONFIG_TARGET_P1010RDB_PA)
147 #define CONFIG_SYS_PCIE2_NAME           "PCIe Slot"
148 #elif defined(CONFIG_TARGET_P1010RDB_PB)
149 #define CONFIG_SYS_PCIE2_NAME           "mini PCIe Slot"
150 #endif
151 #define CONFIG_SYS_PCIE2_MEM_VIRT       0xa0000000
152 #ifdef CONFIG_PHYS_64BIT
153 #define CONFIG_SYS_PCIE2_MEM_BUS        0xc0000000
154 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xc20000000ull
155 #else
156 #define CONFIG_SYS_PCIE2_MEM_BUS        0xa0000000
157 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xa0000000
158 #endif
159 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x20000000      /* 512M */
160 #define CONFIG_SYS_PCIE2_IO_VIRT        0xffc10000
161 #define CONFIG_SYS_PCIE2_IO_BUS         0x00000000
162 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00010000      /* 64k */
163 #ifdef CONFIG_PHYS_64BIT
164 #define CONFIG_SYS_PCIE2_IO_PHYS        0xfffc10000ull
165 #else
166 #define CONFIG_SYS_PCIE2_IO_PHYS        0xffc10000
167 #endif
168
169 #define CONFIG_PCI_SCAN_SHOW            /* show pci devices on startup */
170 #endif
171
172 #define CONFIG_ENV_OVERWRITE
173
174 #define CONFIG_DDR_CLK_FREQ     66666666 /* DDRCLK on P1010 RDB */
175 #define CONFIG_SYS_CLK_FREQ     66666666 /* SYSCLK for P1010 RDB */
176
177 #define CONFIG_HWCONFIG
178 /*
179  * These can be toggled for performance analysis, otherwise use default.
180  */
181 #define CONFIG_L2_CACHE                 /* toggle L2 cache */
182 #define CONFIG_BTB                      /* toggle branch predition */
183
184
185 #define CONFIG_ENABLE_36BIT_PHYS
186
187 #ifdef CONFIG_PHYS_64BIT
188 #define CONFIG_ADDR_MAP                 1
189 #define CONFIG_SYS_NUM_ADDR_MAP         16      /* number of TLB1 entries */
190 #endif
191
192 #define CONFIG_SYS_MEMTEST_START        0x00200000      /* memtest works on */
193 #define CONFIG_SYS_MEMTEST_END          0x1fffffff
194
195 /* DDR Setup */
196 #define CONFIG_SYS_DDR_RAW_TIMING
197 #define CONFIG_DDR_SPD
198 #define CONFIG_SYS_SPD_BUS_NUM          1
199 #define SPD_EEPROM_ADDRESS              0x52
200
201 #define CONFIG_MEM_INIT_VALUE           0xDeadBeef
202
203 #ifndef __ASSEMBLY__
204 extern unsigned long get_sdram_size(void);
205 #endif
206 #define CONFIG_SYS_SDRAM_SIZE           get_sdram_size() /* DDR size */
207 #define CONFIG_SYS_DDR_SDRAM_BASE       0x00000000
208 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_SDRAM_BASE
209
210 #define CONFIG_DIMM_SLOTS_PER_CTLR      1
211 #define CONFIG_CHIP_SELECTS_PER_CTRL    1
212
213 /* DDR3 Controller Settings */
214 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000003f
215 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014302
216 #define CONFIG_SYS_DDR_CS0_CONFIG_2     0x00000000
217 #define CONFIG_SYS_DDR_DATA_INIT        0xdeadbeef
218 #define CONFIG_SYS_DDR_INIT_ADDR        0x00000000
219 #define CONFIG_SYS_DDR_INIT_EXT_ADDR    0x00000000
220 #define CONFIG_SYS_DDR_MODE_CONTROL     0x00000000
221 #define CONFIG_SYS_DDR_ZQ_CONTROL       0x89080600
222 #define CONFIG_SYS_DDR_SR_CNTR          0x00000000
223 #define CONFIG_SYS_DDR_RCW_1            0x00000000
224 #define CONFIG_SYS_DDR_RCW_2            0x00000000
225 #define CONFIG_SYS_DDR_CONTROL          0xc70c0008      /* Type = DDR3  */
226 #define CONFIG_SYS_DDR_CONTROL_2        0x24401000
227 #define CONFIG_SYS_DDR_TIMING_4         0x00000001
228 #define CONFIG_SYS_DDR_TIMING_5         0x03402400
229
230 #define CONFIG_SYS_DDR_TIMING_3_800     0x00030000
231 #define CONFIG_SYS_DDR_TIMING_0_800     0x00110104
232 #define CONFIG_SYS_DDR_TIMING_1_800     0x6f6b8644
233 #define CONFIG_SYS_DDR_TIMING_2_800     0x0FA888CF
234 #define CONFIG_SYS_DDR_CLK_CTRL_800     0x03000000
235 #define CONFIG_SYS_DDR_MODE_1_800       0x00441420
236 #define CONFIG_SYS_DDR_MODE_2_800       0x00000000
237 #define CONFIG_SYS_DDR_INTERVAL_800     0x0C300100
238 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
239
240 /* settings for DDR3 at 667MT/s */
241 #define CONFIG_SYS_DDR_TIMING_3_667             0x00010000
242 #define CONFIG_SYS_DDR_TIMING_0_667             0x00110004
243 #define CONFIG_SYS_DDR_TIMING_1_667             0x5d59e544
244 #define CONFIG_SYS_DDR_TIMING_2_667             0x0FA890CD
245 #define CONFIG_SYS_DDR_CLK_CTRL_667             0x03000000
246 #define CONFIG_SYS_DDR_MODE_1_667               0x00441210
247 #define CONFIG_SYS_DDR_MODE_2_667               0x00000000
248 #define CONFIG_SYS_DDR_INTERVAL_667             0x0a280000
249 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667        0x8675F608
250
251 #define CONFIG_SYS_CCSRBAR                      0xffe00000
252 #define CONFIG_SYS_CCSRBAR_PHYS_LOW             CONFIG_SYS_CCSRBAR
253
254 /* Don't relocate CCSRBAR while in NAND_SPL */
255 #ifdef CONFIG_SPL_BUILD
256 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
257 #endif
258
259 /*
260  * Memory map
261  *
262  * 0x0000_0000  0x3fff_ffff     DDR                     1G cacheable
263  * 0x8000_0000  0xbfff_ffff     PCI Express Mem         1.5G non-cacheable
264  * 0xffc0_0000  0xffc3_ffff     PCI IO range            256k non-cacheable
265  *
266  * Localbus non-cacheable
267  * 0xff80_0000  0xff8f_ffff     NAND Flash              1M non-cacheable
268  * 0xffb0_0000  0xffbf_ffff     Board CPLD              1M non-cacheable
269  * 0xffd0_0000  0xffd0_3fff     L1 for stack            16K Cacheable TLB0
270  * 0xffe0_0000  0xffef_ffff     CCSR                    1M non-cacheable
271  */
272
273 /*
274  * IFC Definitions
275  */
276 /* NOR Flash on IFC */
277
278 #define CONFIG_SYS_FLASH_BASE           0xee000000
279 #define CONFIG_SYS_MAX_FLASH_SECT       256     /* 32M */
280
281 #ifdef CONFIG_PHYS_64BIT
282 #define CONFIG_SYS_FLASH_BASE_PHYS      (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
283 #else
284 #define CONFIG_SYS_FLASH_BASE_PHYS      CONFIG_SYS_FLASH_BASE
285 #endif
286
287 #define CONFIG_SYS_NOR_CSPR     (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
288                                 CSPR_PORT_SIZE_16 | \
289                                 CSPR_MSEL_NOR | \
290                                 CSPR_V)
291 #define CONFIG_SYS_NOR_AMASK    IFC_AMASK(32*1024*1024)
292 #define CONFIG_SYS_NOR_CSOR     CSOR_NOR_ADM_SHIFT(7)
293 /* NOR Flash Timing Params */
294 #define CONFIG_SYS_NOR_FTIM0    FTIM0_NOR_TACSE(0x4) | \
295                                 FTIM0_NOR_TEADC(0x5) | \
296                                 FTIM0_NOR_TEAHC(0x5)
297 #define CONFIG_SYS_NOR_FTIM1    FTIM1_NOR_TACO(0x1e) | \
298                                 FTIM1_NOR_TRAD_NOR(0x0f)
299 #define CONFIG_SYS_NOR_FTIM2    FTIM2_NOR_TCS(0x4) | \
300                                 FTIM2_NOR_TCH(0x4) | \
301                                 FTIM2_NOR_TWP(0x1c)
302 #define CONFIG_SYS_NOR_FTIM3    0x0
303
304 #define CONFIG_SYS_FLASH_BANKS_LIST     {CONFIG_SYS_FLASH_BASE_PHYS}
305 #define CONFIG_SYS_FLASH_QUIET_TEST
306 #define CONFIG_FLASH_SHOW_PROGRESS      45      /* count down from 45/5: 9..1 */
307 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
308
309 #undef CONFIG_SYS_FLASH_CHECKSUM
310 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
311 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
312
313 /* CFI for NOR Flash */
314 #define CONFIG_SYS_FLASH_EMPTY_INFO
315
316 /* NAND Flash on IFC */
317 #define CONFIG_SYS_NAND_BASE            0xff800000
318 #ifdef CONFIG_PHYS_64BIT
319 #define CONFIG_SYS_NAND_BASE_PHYS       0xfff800000ull
320 #else
321 #define CONFIG_SYS_NAND_BASE_PHYS       CONFIG_SYS_NAND_BASE
322 #endif
323
324 #define CONFIG_MTD_PARTITION
325
326 #define CONFIG_SYS_NAND_CSPR    (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
327                                 | CSPR_PORT_SIZE_8      \
328                                 | CSPR_MSEL_NAND        \
329                                 | CSPR_V)
330 #define CONFIG_SYS_NAND_AMASK   IFC_AMASK(64*1024)
331
332 #if defined(CONFIG_TARGET_P1010RDB_PA)
333 #define CONFIG_SYS_NAND_CSOR    (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
334                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
335                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
336                                 | CSOR_NAND_RAL_2       /* RAL = 2 Bytes */ \
337                                 | CSOR_NAND_PGS_512     /* Page Size = 512b */ \
338                                 | CSOR_NAND_SPRZ_16     /* Spare size = 16 */ \
339                                 | CSOR_NAND_PB(32))     /* 32 Pages Per Block */
340 #define CONFIG_SYS_NAND_BLOCK_SIZE      (16 * 1024)
341
342 #elif defined(CONFIG_TARGET_P1010RDB_PB)
343 #define CONFIG_SYS_NAND_ONFI_DETECTION
344 #define CONFIG_SYS_NAND_CSOR   (CSOR_NAND_ECC_ENC_EN   /* ECC on encode */ \
345                                 | CSOR_NAND_ECC_DEC_EN  /* ECC on decode */ \
346                                 | CSOR_NAND_ECC_MODE_4  /* 4-bit ECC */ \
347                                 | CSOR_NAND_RAL_3       /* RAL = 3Byes */ \
348                                 | CSOR_NAND_PGS_4K      /* Page Size = 4K */ \
349                                 | CSOR_NAND_SPRZ_224    /* Spare size = 224 */ \
350                                 | CSOR_NAND_PB(128))  /*Pages Per Block = 128 */
351 #define CONFIG_SYS_NAND_BLOCK_SIZE     (512 * 1024)
352 #endif
353
354 #define CONFIG_SYS_NAND_BASE_LIST       { CONFIG_SYS_NAND_BASE }
355 #define CONFIG_SYS_MAX_NAND_DEVICE      1
356
357 #if defined(CONFIG_TARGET_P1010RDB_PA)
358 /* NAND Flash Timing Params */
359 #define CONFIG_SYS_NAND_FTIM0           FTIM0_NAND_TCCST(0x01) | \
360                                         FTIM0_NAND_TWP(0x0C)   | \
361                                         FTIM0_NAND_TWCHT(0x04) | \
362                                         FTIM0_NAND_TWH(0x05)
363 #define CONFIG_SYS_NAND_FTIM1           FTIM1_NAND_TADLE(0x1d) | \
364                                         FTIM1_NAND_TWBE(0x1d)  | \
365                                         FTIM1_NAND_TRR(0x07)   | \
366                                         FTIM1_NAND_TRP(0x0c)
367 #define CONFIG_SYS_NAND_FTIM2           FTIM2_NAND_TRAD(0x0c) | \
368                                         FTIM2_NAND_TREH(0x05) | \
369                                         FTIM2_NAND_TWHRE(0x0f)
370 #define CONFIG_SYS_NAND_FTIM3           FTIM3_NAND_TWW(0x04)
371
372 #elif defined(CONFIG_TARGET_P1010RDB_PB)
373 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
374 /* ONFI NAND Flash mode0 Timing Params */
375 #define CONFIG_SYS_NAND_FTIM0  (FTIM0_NAND_TCCST(0x07)| \
376                                         FTIM0_NAND_TWP(0x18)   | \
377                                         FTIM0_NAND_TWCHT(0x07) | \
378                                         FTIM0_NAND_TWH(0x0a))
379 #define CONFIG_SYS_NAND_FTIM1  (FTIM1_NAND_TADLE(0x32)| \
380                                         FTIM1_NAND_TWBE(0x39)  | \
381                                         FTIM1_NAND_TRR(0x0e)   | \
382                                         FTIM1_NAND_TRP(0x18))
383 #define CONFIG_SYS_NAND_FTIM2  (FTIM2_NAND_TRAD(0x0f) | \
384                                         FTIM2_NAND_TREH(0x0a)  | \
385                                         FTIM2_NAND_TWHRE(0x1e))
386 #define CONFIG_SYS_NAND_FTIM3   0x0
387 #endif
388
389 #define CONFIG_SYS_NAND_DDR_LAW         11
390
391 /* Set up IFC registers for boot location NOR/NAND */
392 #if defined(CONFIG_MTD_RAW_NAND) || defined(CONFIG_NAND_SECBOOT)
393 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NAND_CSPR
394 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NAND_AMASK
395 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NAND_CSOR
396 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NAND_FTIM0
397 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NAND_FTIM1
398 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NAND_FTIM2
399 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NAND_FTIM3
400 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NOR_CSPR
401 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NOR_AMASK
402 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NOR_CSOR
403 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NOR_FTIM0
404 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NOR_FTIM1
405 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NOR_FTIM2
406 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NOR_FTIM3
407 #else
408 #define CONFIG_SYS_CSPR0                CONFIG_SYS_NOR_CSPR
409 #define CONFIG_SYS_AMASK0               CONFIG_SYS_NOR_AMASK
410 #define CONFIG_SYS_CSOR0                CONFIG_SYS_NOR_CSOR
411 #define CONFIG_SYS_CS0_FTIM0            CONFIG_SYS_NOR_FTIM0
412 #define CONFIG_SYS_CS0_FTIM1            CONFIG_SYS_NOR_FTIM1
413 #define CONFIG_SYS_CS0_FTIM2            CONFIG_SYS_NOR_FTIM2
414 #define CONFIG_SYS_CS0_FTIM3            CONFIG_SYS_NOR_FTIM3
415 #define CONFIG_SYS_CSPR1                CONFIG_SYS_NAND_CSPR
416 #define CONFIG_SYS_AMASK1               CONFIG_SYS_NAND_AMASK
417 #define CONFIG_SYS_CSOR1                CONFIG_SYS_NAND_CSOR
418 #define CONFIG_SYS_CS1_FTIM0            CONFIG_SYS_NAND_FTIM0
419 #define CONFIG_SYS_CS1_FTIM1            CONFIG_SYS_NAND_FTIM1
420 #define CONFIG_SYS_CS1_FTIM2            CONFIG_SYS_NAND_FTIM2
421 #define CONFIG_SYS_CS1_FTIM3            CONFIG_SYS_NAND_FTIM3
422 #endif
423
424 /* CPLD on IFC */
425 #define CONFIG_SYS_CPLD_BASE            0xffb00000
426
427 #ifdef CONFIG_PHYS_64BIT
428 #define CONFIG_SYS_CPLD_BASE_PHYS       0xfffb00000ull
429 #else
430 #define CONFIG_SYS_CPLD_BASE_PHYS       CONFIG_SYS_CPLD_BASE
431 #endif
432
433 #define CONFIG_SYS_CSPR3        (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
434                                 | CSPR_PORT_SIZE_8 \
435                                 | CSPR_MSEL_GPCM \
436                                 | CSPR_V)
437 #define CONFIG_SYS_AMASK3               IFC_AMASK(64*1024)
438 #define CONFIG_SYS_CSOR3                0x0
439 /* CPLD Timing parameters for IFC CS3 */
440 #define CONFIG_SYS_CS3_FTIM0            (FTIM0_GPCM_TACSE(0x0e) | \
441                                         FTIM0_GPCM_TEADC(0x0e) | \
442                                         FTIM0_GPCM_TEAHC(0x0e))
443 #define CONFIG_SYS_CS3_FTIM1            (FTIM1_GPCM_TACO(0x0e) | \
444                                         FTIM1_GPCM_TRAD(0x1f))
445 #define CONFIG_SYS_CS3_FTIM2            (FTIM2_GPCM_TCS(0x0e) | \
446                                         FTIM2_GPCM_TCH(0x8) | \
447                                         FTIM2_GPCM_TWP(0x1f))
448 #define CONFIG_SYS_CS3_FTIM3            0x0
449
450 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
451         defined(CONFIG_RAMBOOT_NAND)
452 #define CONFIG_SYS_RAMBOOT
453 #else
454 #undef CONFIG_SYS_RAMBOOT
455 #endif
456
457 #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
458 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
459 #define CONFIG_A003399_NOR_WORKAROUND
460 #endif
461 #endif
462
463 #define CONFIG_SYS_INIT_RAM_LOCK
464 #define CONFIG_SYS_INIT_RAM_ADDR        0xffd00000 /* stack in RAM */
465 #define CONFIG_SYS_INIT_RAM_SIZE        0x00004000 /* End of used area in RAM */
466
467 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_SIZE \
468                                                 - GENERATED_GBL_DATA_SIZE)
469 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
470
471 #define CONFIG_SYS_MONITOR_LEN          (768 * 1024)
472 #define CONFIG_SYS_MALLOC_LEN           (1024 * 1024)   /* Reserved for malloc*/
473
474 /*
475  * Config the L2 Cache as L2 SRAM
476  */
477 #if defined(CONFIG_SPL_BUILD)
478 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
479 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
480 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
481 #define CONFIG_SYS_L2_SIZE              (256 << 10)
482 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
483 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
484 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
485 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
486 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (128 << 10)
487 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
488 #elif defined(CONFIG_MTD_RAW_NAND)
489 #ifdef CONFIG_TPL_BUILD
490 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
491 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
492 #define CONFIG_SYS_L2_SIZE              (256 << 10)
493 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
494 #define CONFIG_SPL_RELOC_TEXT_BASE      0xD0001000
495 #define CONFIG_SPL_RELOC_STACK          (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
496 #define CONFIG_SPL_RELOC_MALLOC_ADDR    (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
497 #define CONFIG_SPL_RELOC_MALLOC_SIZE    (48 << 10)
498 #define CONFIG_SPL_GD_ADDR              (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
499 #else
500 #define CONFIG_SYS_INIT_L2_ADDR         0xD0000000
501 #define CONFIG_SYS_INIT_L2_ADDR_PHYS    CONFIG_SYS_INIT_L2_ADDR
502 #define CONFIG_SYS_L2_SIZE              (256 << 10)
503 #define CONFIG_SYS_INIT_L2_END  (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
504 #define CONFIG_SPL_RELOC_TEXT_BASE      (CONFIG_SYS_INIT_L2_END - 0x3000)
505 #define CONFIG_SPL_RELOC_STACK          ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
506 #endif
507 #endif
508 #endif
509
510 /* Serial Port */
511 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
512 #define CONFIG_SYS_NS16550_SERIAL
513 #define CONFIG_SYS_NS16550_REG_SIZE     1
514 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
515 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
516 #define CONFIG_NS16550_MIN_FUNCTIONS
517 #endif
518
519 #define CONFIG_SYS_BAUDRATE_TABLE       \
520         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
521
522 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
523 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
524
525 /* I2C */
526 #ifndef CONFIG_DM_I2C
527 #define CONFIG_SYS_I2C
528 #define CONFIG_SYS_FSL_I2C_SPEED        400000
529 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
530 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
531 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
532 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
533 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
534 #else
535 #define CONFIG_I2C_SET_DEFAULT_BUS_NUM
536 #define CONFIG_I2C_DEFAULT_BUS_NUMBER   0
537 #endif
538 #define I2C_PCA9557_ADDR1               0x18
539 #define I2C_PCA9557_ADDR2               0x19
540 #define I2C_PCA9557_BUS_NUM             0
541 #define CONFIG_SYS_I2C_FSL
542
543 /* I2C EEPROM */
544 #if defined(CONFIG_TARGET_P1010RDB_PB)
545 #define CONFIG_ID_EEPROM
546 #ifdef CONFIG_ID_EEPROM
547 #define CONFIG_SYS_I2C_EEPROM_NXID
548 #endif
549 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN  1
550 #define CONFIG_SYS_I2C_EEPROM_ADDR      0x57
551 #define CONFIG_SYS_EEPROM_BUS_NUM       0
552 #define MAX_NUM_PORTS                   9 /* for 128Bytes EEPROM */
553 #endif
554 /* enable read and write access to EEPROM */
555 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
556 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
557 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
558
559 /* RTC */
560 #define CONFIG_RTC_PT7C4338
561 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
562
563 /*
564  * SPI interface will not be available in case of NAND boot SPI CS0 will be
565  * used for SLIC
566  */
567 #if !defined(CONFIG_MTD_RAW_NAND) || !defined(CONFIG_NAND_SECBOOT)
568 /* eSPI - Enhanced SPI */
569 #endif
570
571 #if defined(CONFIG_TSEC_ENET)
572 #define CONFIG_MII_DEFAULT_TSEC 1       /* Allow unregistered phys */
573 #define CONFIG_TSEC1    1
574 #define CONFIG_TSEC1_NAME       "eTSEC1"
575 #define CONFIG_TSEC2    1
576 #define CONFIG_TSEC2_NAME       "eTSEC2"
577 #define CONFIG_TSEC3    1
578 #define CONFIG_TSEC3_NAME       "eTSEC3"
579
580 #define TSEC1_PHY_ADDR          1
581 #define TSEC2_PHY_ADDR          0
582 #define TSEC3_PHY_ADDR          2
583
584 #define TSEC1_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
585 #define TSEC2_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
586 #define TSEC3_FLAGS             (TSEC_GIGABIT | TSEC_REDUCED)
587
588 #define TSEC1_PHYIDX            0
589 #define TSEC2_PHYIDX            0
590 #define TSEC3_PHYIDX            0
591
592 #define CONFIG_ETHPRIME         "eTSEC1"
593
594 /* TBI PHY configuration for SGMII mode */
595 #define CONFIG_TSEC_TBICR_SETTINGS ( \
596                 TBICR_PHY_RESET \
597                 | TBICR_ANEG_ENABLE \
598                 | TBICR_FULL_DUPLEX \
599                 | TBICR_SPEED1_SET \
600                 )
601
602 #endif  /* CONFIG_TSEC_ENET */
603
604 /* SATA */
605 #define CONFIG_FSL_SATA_V2
606
607 #ifdef CONFIG_FSL_SATA
608 #define CONFIG_SYS_SATA_MAX_DEVICE      2
609 #define CONFIG_SATA1
610 #define CONFIG_SYS_SATA1                CONFIG_SYS_MPC85xx_SATA1_ADDR
611 #define CONFIG_SYS_SATA1_FLAGS          FLAGS_DMA
612 #define CONFIG_SATA2
613 #define CONFIG_SYS_SATA2                CONFIG_SYS_MPC85xx_SATA2_ADDR
614 #define CONFIG_SYS_SATA2_FLAGS          FLAGS_DMA
615
616 #define CONFIG_LBA48
617 #endif /* #ifdef CONFIG_FSL_SATA  */
618
619 #ifdef CONFIG_MMC
620 #define CONFIG_SYS_FSL_ESDHC_ADDR       CONFIG_SYS_MPC85xx_ESDHC_ADDR
621 #endif
622
623 #define CONFIG_HAS_FSL_DR_USB
624
625 #if defined(CONFIG_HAS_FSL_DR_USB)
626 #ifdef CONFIG_USB_EHCI_HCD
627 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
628 #define CONFIG_USB_EHCI_FSL
629 #endif
630 #endif
631
632 /*
633  * Environment
634  */
635 #if defined(CONFIG_SDCARD)
636 #define CONFIG_FSL_FIXED_MMC_LOCATION
637 #define CONFIG_SYS_MMC_ENV_DEV          0
638 #elif defined(CONFIG_MTD_RAW_NAND)
639 #ifdef CONFIG_TPL_BUILD
640 #define SPL_ENV_ADDR            (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
641 #else
642 #if defined(CONFIG_TARGET_P1010RDB_PA)
643 #define CONFIG_ENV_RANGE        (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
644 #elif defined(CONFIG_TARGET_P1010RDB_PB)
645 #define CONFIG_ENV_RANGE        (32 * CONFIG_ENV_SIZE) /* new block size 512K */
646 #endif
647 #endif
648 #endif
649
650 #define CONFIG_LOADS_ECHO               /* echo on for serial download */
651 #define CONFIG_SYS_LOADS_BAUD_CHANGE    /* allow baudrate change */
652
653 #undef CONFIG_WATCHDOG                  /* watchdog disabled */
654
655 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
656                  || defined(CONFIG_FSL_SATA)
657 #endif
658
659 /*
660  * Miscellaneous configurable options
661  */
662 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
663
664 /*
665  * For booting Linux, the board info and command line data
666  * have to be in the first 64 MB of memory, since this is
667  * the maximum mapped by the Linux kernel during initialization.
668  */
669 #define CONFIG_SYS_BOOTMAPSZ    (64 << 20) /* Initial Memory map for Linux */
670 #define CONFIG_SYS_BOOTM_LEN    (64 << 20) /* Increase max gunzip size */
671
672 #if defined(CONFIG_CMD_KGDB)
673 #define CONFIG_KGDB_BAUDRATE    230400  /* speed to run kgdb serial port */
674 #endif
675
676 /*
677  * Environment Configuration
678  */
679
680 #if defined(CONFIG_TSEC_ENET)
681 #define CONFIG_HAS_ETH0
682 #define CONFIG_HAS_ETH1
683 #define CONFIG_HAS_ETH2
684 #endif
685
686 #define CONFIG_ROOTPATH         "/opt/nfsroot"
687 #define CONFIG_BOOTFILE         "uImage"
688 #define CONFIG_UBOOTPATH        u-boot.bin/* U-Boot image on TFTP server */
689
690 /* default location for tftp and bootm */
691 #define CONFIG_LOADADDR         1000000
692
693 #define CONFIG_EXTRA_ENV_SETTINGS                               \
694         "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG)  "\0"      \
695         "netdev=eth0\0"                                         \
696         "uboot=" __stringify(CONFIG_UBOOTPATH) "\0"             \
697         "loadaddr=1000000\0"                    \
698         "consoledev=ttyS0\0"                            \
699         "ramdiskaddr=2000000\0"                 \
700         "ramdiskfile=rootfs.ext2.gz.uboot\0"            \
701         "fdtaddr=1e00000\0"                             \
702         "fdtfile=p1010rdb.dtb\0"                \
703         "bdev=sda1\0"   \
704         "hwconfig=usb1:dr_mode=host,phy_type=utmi\0"    \
705         "othbootargs=ramdisk_size=600000\0" \
706         "usbfatboot=setenv bootargs root=/dev/ram rw "  \
707         "console=$consoledev,$baudrate $othbootargs; "  \
708         "usb start;"                    \
709         "fatload usb 0:2 $loadaddr $bootfile;"          \
710         "fatload usb 0:2 $fdtaddr $fdtfile;"    \
711         "fatload usb 0:2 $ramdiskaddr $ramdiskfile;"    \
712         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"               \
713         "usbext2boot=setenv bootargs root=/dev/ram rw " \
714         "console=$consoledev,$baudrate $othbootargs; "  \
715         "usb start;"                    \
716         "ext2load usb 0:4 $loadaddr $bootfile;"         \
717         "ext2load usb 0:4 $fdtaddr $fdtfile;"   \
718         "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;"   \
719         "bootm $loadaddr $ramdiskaddr $fdtaddr\0"       \
720         CONFIG_BOOTMODE
721
722 #if defined(CONFIG_TARGET_P1010RDB_PA)
723 #define CONFIG_BOOTMODE \
724         "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
725         "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
726         "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
727         "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
728         "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
729         "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
730
731 #elif defined(CONFIG_TARGET_P1010RDB_PB)
732 #define CONFIG_BOOTMODE \
733         "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
734         "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
735         "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
736         "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
737         "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
738         "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
739         "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
740         "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
741         "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
742         "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
743 #endif
744
745 #define CONFIG_RAMBOOTCOMMAND           \
746         "setenv bootargs root=/dev/ram rw "     \
747         "console=$consoledev,$baudrate $othbootargs; "  \
748         "tftp $ramdiskaddr $ramdiskfile;"       \
749         "tftp $loadaddr $bootfile;"             \
750         "tftp $fdtaddr $fdtfile;"               \
751         "bootm $loadaddr $ramdiskaddr $fdtaddr"
752
753 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
754
755 #include <asm/fsl_secure_boot.h>
756
757 #endif  /* __CONFIG_H */