1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2010-2011 Freescale Semiconductor, Inc.
7 * P010 RDB board configuration file
13 #include <asm/config_mpc85xx.h>
14 #define CONFIG_NAND_FSL_IFC
17 #define CONFIG_SPL_FLUSH_IMAGE
18 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
19 #define CONFIG_SPL_PAD_TO 0x18000
20 #define CONFIG_SPL_MAX_SIZE (96 * 1024)
21 #define CONFIG_SYS_MMC_U_BOOT_SIZE (512 << 10)
22 #define CONFIG_SYS_MMC_U_BOOT_DST (0x11000000)
23 #define CONFIG_SYS_MMC_U_BOOT_START (0x11000000)
24 #define CONFIG_SYS_MMC_U_BOOT_OFFS (96 << 10)
25 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
26 #ifdef CONFIG_SPL_BUILD
27 #define CONFIG_SPL_COMMON_INIT_DDR
31 #ifdef CONFIG_SPIFLASH
32 #ifdef CONFIG_NXP_ESBC
33 #define CONFIG_RAMBOOT_SPIFLASH
34 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
36 #define CONFIG_SPL_SPI_FLASH_MINIMAL
37 #define CONFIG_SPL_FLUSH_IMAGE
38 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
39 #define CONFIG_SPL_PAD_TO 0x18000
40 #define CONFIG_SPL_MAX_SIZE (96 * 1024)
41 #define CONFIG_SYS_SPI_FLASH_U_BOOT_SIZE (512 << 10)
42 #define CONFIG_SYS_SPI_FLASH_U_BOOT_DST (0x11000000)
43 #define CONFIG_SYS_SPI_FLASH_U_BOOT_START (0x11000000)
44 #define CONFIG_SYS_SPI_FLASH_U_BOOT_OFFS (96 << 10)
45 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
46 #ifdef CONFIG_SPL_BUILD
47 #define CONFIG_SPL_COMMON_INIT_DDR
53 #ifdef CONFIG_NXP_ESBC
54 #define CONFIG_SPL_INIT_MINIMAL
55 #define CONFIG_SPL_FLUSH_IMAGE
56 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
58 #define CONFIG_SPL_MAX_SIZE 8192
59 #define CONFIG_SPL_RELOC_TEXT_BASE 0x00100000
60 #define CONFIG_SPL_RELOC_STACK 0x00100000
61 #define CONFIG_SYS_NAND_U_BOOT_SIZE ((768 << 10) - 0x2000)
62 #define CONFIG_SYS_NAND_U_BOOT_DST (0x00200000 - CONFIG_SPL_MAX_SIZE)
63 #define CONFIG_SYS_NAND_U_BOOT_START 0x00200000
64 #define CONFIG_SYS_NAND_U_BOOT_OFFS 0
66 #ifdef CONFIG_TPL_BUILD
67 #define CONFIG_SPL_FLUSH_IMAGE
68 #define CONFIG_SPL_NAND_INIT
69 #define CONFIG_SPL_COMMON_INIT_DDR
70 #define CONFIG_SPL_MAX_SIZE (128 << 10)
71 #define CONFIG_TPL_TEXT_BASE 0xD0001000
72 #define CONFIG_SYS_MPC85XX_NO_RESETVEC
73 #define CONFIG_SYS_NAND_U_BOOT_SIZE (576 << 10)
74 #define CONFIG_SYS_NAND_U_BOOT_DST (0x11000000)
75 #define CONFIG_SYS_NAND_U_BOOT_START (0x11000000)
76 #define CONFIG_SYS_NAND_U_BOOT_OFFS ((128 + 128) << 10)
77 #elif defined(CONFIG_SPL_BUILD)
78 #define CONFIG_SPL_INIT_MINIMAL
79 #define CONFIG_SPL_NAND_MINIMAL
80 #define CONFIG_SPL_FLUSH_IMAGE
81 #define CONFIG_SPL_MAX_SIZE 8192
82 #define CONFIG_SYS_NAND_U_BOOT_SIZE (128 << 10)
83 #define CONFIG_SYS_NAND_U_BOOT_DST 0xD0000000
84 #define CONFIG_SYS_NAND_U_BOOT_START 0xD0000000
85 #define CONFIG_SYS_NAND_U_BOOT_OFFS (128 << 10)
87 #define CONFIG_SPL_PAD_TO 0x20000
88 #define CONFIG_TPL_PAD_TO 0x20000
89 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
93 #ifdef CONFIG_NAND_SECBOOT /* NAND Boot */
94 #define CONFIG_RAMBOOT_NAND
95 #define CONFIG_RESET_VECTOR_ADDRESS 0x110bfffc
98 #ifndef CONFIG_RESET_VECTOR_ADDRESS
99 #define CONFIG_RESET_VECTOR_ADDRESS 0xeffffffc
102 #ifdef CONFIG_TPL_BUILD
103 #define CONFIG_SYS_MONITOR_BASE CONFIG_TPL_TEXT_BASE
104 #elif defined(CONFIG_SPL_BUILD)
105 #define CONFIG_SYS_MONITOR_BASE CONFIG_SPL_TEXT_BASE
107 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
110 /* High Level Configuration Options */
111 #define CONFIG_SYS_HAS_SERDES /* common SERDES init code */
113 #if defined(CONFIG_PCI)
114 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
115 #define CONFIG_PCIE2 /* PCIE controller 2 (slot 2) */
116 #define CONFIG_FSL_PCI_INIT /* Use common FSL init code */
117 #define CONFIG_PCI_INDIRECT_BRIDGE /* indirect PCI bridge support */
118 #define CONFIG_SYS_PCI_64BIT /* enable 64-bit PCI resources */
122 * Memory space is mapped 1-1, but I/O space must start from 0.
124 /* controller 1, Slot 1, tgtid 1, Base address a000 */
125 #define CONFIG_SYS_PCIE1_NAME "mini PCIe Slot"
126 #define CONFIG_SYS_PCIE1_MEM_VIRT 0x80000000
127 #ifdef CONFIG_PHYS_64BIT
128 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
129 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc00000000ull
131 #define CONFIG_SYS_PCIE1_MEM_BUS 0x80000000
132 #define CONFIG_SYS_PCIE1_MEM_PHYS 0x80000000
134 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
135 #define CONFIG_SYS_PCIE1_IO_VIRT 0xffc00000
136 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
137 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00010000 /* 64k */
138 #ifdef CONFIG_PHYS_64BIT
139 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfffc00000ull
141 #define CONFIG_SYS_PCIE1_IO_PHYS 0xffc00000
144 /* controller 2, Slot 2, tgtid 2, Base address 9000 */
145 #if defined(CONFIG_TARGET_P1010RDB_PA)
146 #define CONFIG_SYS_PCIE2_NAME "PCIe Slot"
147 #elif defined(CONFIG_TARGET_P1010RDB_PB)
148 #define CONFIG_SYS_PCIE2_NAME "mini PCIe Slot"
150 #define CONFIG_SYS_PCIE2_MEM_VIRT 0xa0000000
151 #ifdef CONFIG_PHYS_64BIT
152 #define CONFIG_SYS_PCIE2_MEM_BUS 0xc0000000
153 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xc20000000ull
155 #define CONFIG_SYS_PCIE2_MEM_BUS 0xa0000000
156 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xa0000000
158 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x20000000 /* 512M */
159 #define CONFIG_SYS_PCIE2_IO_VIRT 0xffc10000
160 #define CONFIG_SYS_PCIE2_IO_BUS 0x00000000
161 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00010000 /* 64k */
162 #ifdef CONFIG_PHYS_64BIT
163 #define CONFIG_SYS_PCIE2_IO_PHYS 0xfffc10000ull
165 #define CONFIG_SYS_PCIE2_IO_PHYS 0xffc10000
168 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
171 #define CONFIG_ENV_OVERWRITE
173 #define CONFIG_DDR_CLK_FREQ 66666666 /* DDRCLK on P1010 RDB */
174 #define CONFIG_SYS_CLK_FREQ 66666666 /* SYSCLK for P1010 RDB */
176 #define CONFIG_HWCONFIG
178 * These can be toggled for performance analysis, otherwise use default.
180 #define CONFIG_L2_CACHE /* toggle L2 cache */
181 #define CONFIG_BTB /* toggle branch predition */
184 #define CONFIG_ENABLE_36BIT_PHYS
186 #ifdef CONFIG_PHYS_64BIT
187 #define CONFIG_ADDR_MAP 1
188 #define CONFIG_SYS_NUM_ADDR_MAP 16 /* number of TLB1 entries */
191 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
192 #define CONFIG_SYS_MEMTEST_END 0x1fffffff
195 #define CONFIG_SYS_DDR_RAW_TIMING
196 #define CONFIG_DDR_SPD
197 #define CONFIG_SYS_SPD_BUS_NUM 1
198 #define SPD_EEPROM_ADDRESS 0x52
200 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
203 extern unsigned long get_sdram_size(void);
205 #define CONFIG_SYS_SDRAM_SIZE get_sdram_size() /* DDR size */
206 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000
207 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
209 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
210 #define CONFIG_CHIP_SELECTS_PER_CTRL 1
212 /* DDR3 Controller Settings */
213 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
214 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014302
215 #define CONFIG_SYS_DDR_CS0_CONFIG_2 0x00000000
216 #define CONFIG_SYS_DDR_DATA_INIT 0xdeadbeef
217 #define CONFIG_SYS_DDR_INIT_ADDR 0x00000000
218 #define CONFIG_SYS_DDR_INIT_EXT_ADDR 0x00000000
219 #define CONFIG_SYS_DDR_MODE_CONTROL 0x00000000
220 #define CONFIG_SYS_DDR_ZQ_CONTROL 0x89080600
221 #define CONFIG_SYS_DDR_SR_CNTR 0x00000000
222 #define CONFIG_SYS_DDR_RCW_1 0x00000000
223 #define CONFIG_SYS_DDR_RCW_2 0x00000000
224 #define CONFIG_SYS_DDR_CONTROL 0xc70c0008 /* Type = DDR3 */
225 #define CONFIG_SYS_DDR_CONTROL_2 0x24401000
226 #define CONFIG_SYS_DDR_TIMING_4 0x00000001
227 #define CONFIG_SYS_DDR_TIMING_5 0x03402400
229 #define CONFIG_SYS_DDR_TIMING_3_800 0x00030000
230 #define CONFIG_SYS_DDR_TIMING_0_800 0x00110104
231 #define CONFIG_SYS_DDR_TIMING_1_800 0x6f6b8644
232 #define CONFIG_SYS_DDR_TIMING_2_800 0x0FA888CF
233 #define CONFIG_SYS_DDR_CLK_CTRL_800 0x03000000
234 #define CONFIG_SYS_DDR_MODE_1_800 0x00441420
235 #define CONFIG_SYS_DDR_MODE_2_800 0x00000000
236 #define CONFIG_SYS_DDR_INTERVAL_800 0x0C300100
237 #define CONFIG_SYS_DDR_WRLVL_CONTROL_800 0x8675f608
239 /* settings for DDR3 at 667MT/s */
240 #define CONFIG_SYS_DDR_TIMING_3_667 0x00010000
241 #define CONFIG_SYS_DDR_TIMING_0_667 0x00110004
242 #define CONFIG_SYS_DDR_TIMING_1_667 0x5d59e544
243 #define CONFIG_SYS_DDR_TIMING_2_667 0x0FA890CD
244 #define CONFIG_SYS_DDR_CLK_CTRL_667 0x03000000
245 #define CONFIG_SYS_DDR_MODE_1_667 0x00441210
246 #define CONFIG_SYS_DDR_MODE_2_667 0x00000000
247 #define CONFIG_SYS_DDR_INTERVAL_667 0x0a280000
248 #define CONFIG_SYS_DDR_WRLVL_CONTROL_667 0x8675F608
250 #define CONFIG_SYS_CCSRBAR 0xffe00000
251 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
253 /* Don't relocate CCSRBAR while in NAND_SPL */
254 #ifdef CONFIG_SPL_BUILD
255 #define CONFIG_SYS_CCSR_DO_NOT_RELOCATE
261 * 0x0000_0000 0x3fff_ffff DDR 1G cacheable
262 * 0x8000_0000 0xbfff_ffff PCI Express Mem 1.5G non-cacheable
263 * 0xffc0_0000 0xffc3_ffff PCI IO range 256k non-cacheable
265 * Localbus non-cacheable
266 * 0xff80_0000 0xff8f_ffff NAND Flash 1M non-cacheable
267 * 0xffb0_0000 0xffbf_ffff Board CPLD 1M non-cacheable
268 * 0xffd0_0000 0xffd0_3fff L1 for stack 16K Cacheable TLB0
269 * 0xffe0_0000 0xffef_ffff CCSR 1M non-cacheable
275 /* NOR Flash on IFC */
277 #define CONFIG_SYS_FLASH_BASE 0xee000000
278 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* 32M */
280 #ifdef CONFIG_PHYS_64BIT
281 #define CONFIG_SYS_FLASH_BASE_PHYS (0xf00000000ull | CONFIG_SYS_FLASH_BASE)
283 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
286 #define CONFIG_SYS_NOR_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | \
287 CSPR_PORT_SIZE_16 | \
290 #define CONFIG_SYS_NOR_AMASK IFC_AMASK(32*1024*1024)
291 #define CONFIG_SYS_NOR_CSOR CSOR_NOR_ADM_SHIFT(7)
292 /* NOR Flash Timing Params */
293 #define CONFIG_SYS_NOR_FTIM0 FTIM0_NOR_TACSE(0x4) | \
294 FTIM0_NOR_TEADC(0x5) | \
296 #define CONFIG_SYS_NOR_FTIM1 FTIM1_NOR_TACO(0x1e) | \
297 FTIM1_NOR_TRAD_NOR(0x0f)
298 #define CONFIG_SYS_NOR_FTIM2 FTIM2_NOR_TCS(0x4) | \
299 FTIM2_NOR_TCH(0x4) | \
301 #define CONFIG_SYS_NOR_FTIM3 0x0
303 #define CONFIG_SYS_FLASH_BANKS_LIST {CONFIG_SYS_FLASH_BASE_PHYS}
304 #define CONFIG_SYS_FLASH_QUIET_TEST
305 #define CONFIG_FLASH_SHOW_PROGRESS 45 /* count down from 45/5: 9..1 */
306 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
308 #undef CONFIG_SYS_FLASH_CHECKSUM
309 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
310 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
312 /* CFI for NOR Flash */
313 #define CONFIG_SYS_FLASH_EMPTY_INFO
315 /* NAND Flash on IFC */
316 #define CONFIG_SYS_NAND_BASE 0xff800000
317 #ifdef CONFIG_PHYS_64BIT
318 #define CONFIG_SYS_NAND_BASE_PHYS 0xfff800000ull
320 #define CONFIG_SYS_NAND_BASE_PHYS CONFIG_SYS_NAND_BASE
323 #define CONFIG_MTD_PARTITION
325 #define CONFIG_SYS_NAND_CSPR (CSPR_PHYS_ADDR(CONFIG_SYS_NAND_BASE_PHYS) \
329 #define CONFIG_SYS_NAND_AMASK IFC_AMASK(64*1024)
331 #if defined(CONFIG_TARGET_P1010RDB_PA)
332 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
333 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
334 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
335 | CSOR_NAND_RAL_2 /* RAL = 2 Bytes */ \
336 | CSOR_NAND_PGS_512 /* Page Size = 512b */ \
337 | CSOR_NAND_SPRZ_16 /* Spare size = 16 */ \
338 | CSOR_NAND_PB(32)) /* 32 Pages Per Block */
339 #define CONFIG_SYS_NAND_BLOCK_SIZE (16 * 1024)
341 #elif defined(CONFIG_TARGET_P1010RDB_PB)
342 #define CONFIG_SYS_NAND_ONFI_DETECTION
343 #define CONFIG_SYS_NAND_CSOR (CSOR_NAND_ECC_ENC_EN /* ECC on encode */ \
344 | CSOR_NAND_ECC_DEC_EN /* ECC on decode */ \
345 | CSOR_NAND_ECC_MODE_4 /* 4-bit ECC */ \
346 | CSOR_NAND_RAL_3 /* RAL = 3Byes */ \
347 | CSOR_NAND_PGS_4K /* Page Size = 4K */ \
348 | CSOR_NAND_SPRZ_224 /* Spare size = 224 */ \
349 | CSOR_NAND_PB(128)) /*Pages Per Block = 128 */
350 #define CONFIG_SYS_NAND_BLOCK_SIZE (512 * 1024)
353 #define CONFIG_SYS_NAND_BASE_LIST { CONFIG_SYS_NAND_BASE }
354 #define CONFIG_SYS_MAX_NAND_DEVICE 1
356 #if defined(CONFIG_TARGET_P1010RDB_PA)
357 /* NAND Flash Timing Params */
358 #define CONFIG_SYS_NAND_FTIM0 FTIM0_NAND_TCCST(0x01) | \
359 FTIM0_NAND_TWP(0x0C) | \
360 FTIM0_NAND_TWCHT(0x04) | \
362 #define CONFIG_SYS_NAND_FTIM1 FTIM1_NAND_TADLE(0x1d) | \
363 FTIM1_NAND_TWBE(0x1d) | \
364 FTIM1_NAND_TRR(0x07) | \
366 #define CONFIG_SYS_NAND_FTIM2 FTIM2_NAND_TRAD(0x0c) | \
367 FTIM2_NAND_TREH(0x05) | \
368 FTIM2_NAND_TWHRE(0x0f)
369 #define CONFIG_SYS_NAND_FTIM3 FTIM3_NAND_TWW(0x04)
371 #elif defined(CONFIG_TARGET_P1010RDB_PB)
372 /* support MT29F16G08ABABAWP 4k-pagesize 2G-bytes NAND */
373 /* ONFI NAND Flash mode0 Timing Params */
374 #define CONFIG_SYS_NAND_FTIM0 (FTIM0_NAND_TCCST(0x07)| \
375 FTIM0_NAND_TWP(0x18) | \
376 FTIM0_NAND_TWCHT(0x07) | \
377 FTIM0_NAND_TWH(0x0a))
378 #define CONFIG_SYS_NAND_FTIM1 (FTIM1_NAND_TADLE(0x32)| \
379 FTIM1_NAND_TWBE(0x39) | \
380 FTIM1_NAND_TRR(0x0e) | \
381 FTIM1_NAND_TRP(0x18))
382 #define CONFIG_SYS_NAND_FTIM2 (FTIM2_NAND_TRAD(0x0f) | \
383 FTIM2_NAND_TREH(0x0a) | \
384 FTIM2_NAND_TWHRE(0x1e))
385 #define CONFIG_SYS_NAND_FTIM3 0x0
388 #define CONFIG_SYS_NAND_DDR_LAW 11
390 /* Set up IFC registers for boot location NOR/NAND */
391 #if defined(CONFIG_NAND) || defined(CONFIG_NAND_SECBOOT)
392 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NAND_CSPR
393 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NAND_AMASK
394 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NAND_CSOR
395 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NAND_FTIM0
396 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NAND_FTIM1
397 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NAND_FTIM2
398 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NAND_FTIM3
399 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NOR_CSPR
400 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NOR_AMASK
401 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NOR_CSOR
402 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NOR_FTIM0
403 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NOR_FTIM1
404 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NOR_FTIM2
405 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NOR_FTIM3
407 #define CONFIG_SYS_CSPR0 CONFIG_SYS_NOR_CSPR
408 #define CONFIG_SYS_AMASK0 CONFIG_SYS_NOR_AMASK
409 #define CONFIG_SYS_CSOR0 CONFIG_SYS_NOR_CSOR
410 #define CONFIG_SYS_CS0_FTIM0 CONFIG_SYS_NOR_FTIM0
411 #define CONFIG_SYS_CS0_FTIM1 CONFIG_SYS_NOR_FTIM1
412 #define CONFIG_SYS_CS0_FTIM2 CONFIG_SYS_NOR_FTIM2
413 #define CONFIG_SYS_CS0_FTIM3 CONFIG_SYS_NOR_FTIM3
414 #define CONFIG_SYS_CSPR1 CONFIG_SYS_NAND_CSPR
415 #define CONFIG_SYS_AMASK1 CONFIG_SYS_NAND_AMASK
416 #define CONFIG_SYS_CSOR1 CONFIG_SYS_NAND_CSOR
417 #define CONFIG_SYS_CS1_FTIM0 CONFIG_SYS_NAND_FTIM0
418 #define CONFIG_SYS_CS1_FTIM1 CONFIG_SYS_NAND_FTIM1
419 #define CONFIG_SYS_CS1_FTIM2 CONFIG_SYS_NAND_FTIM2
420 #define CONFIG_SYS_CS1_FTIM3 CONFIG_SYS_NAND_FTIM3
424 #define CONFIG_SYS_CPLD_BASE 0xffb00000
426 #ifdef CONFIG_PHYS_64BIT
427 #define CONFIG_SYS_CPLD_BASE_PHYS 0xfffb00000ull
429 #define CONFIG_SYS_CPLD_BASE_PHYS CONFIG_SYS_CPLD_BASE
432 #define CONFIG_SYS_CSPR3 (CSPR_PHYS_ADDR(CONFIG_SYS_CPLD_BASE_PHYS) \
436 #define CONFIG_SYS_AMASK3 IFC_AMASK(64*1024)
437 #define CONFIG_SYS_CSOR3 0x0
438 /* CPLD Timing parameters for IFC CS3 */
439 #define CONFIG_SYS_CS3_FTIM0 (FTIM0_GPCM_TACSE(0x0e) | \
440 FTIM0_GPCM_TEADC(0x0e) | \
441 FTIM0_GPCM_TEAHC(0x0e))
442 #define CONFIG_SYS_CS3_FTIM1 (FTIM1_GPCM_TACO(0x0e) | \
443 FTIM1_GPCM_TRAD(0x1f))
444 #define CONFIG_SYS_CS3_FTIM2 (FTIM2_GPCM_TCS(0x0e) | \
445 FTIM2_GPCM_TCH(0x8) | \
446 FTIM2_GPCM_TWP(0x1f))
447 #define CONFIG_SYS_CS3_FTIM3 0x0
449 #if defined(CONFIG_RAMBOOT_SDCARD) || defined(CONFIG_RAMBOOT_SPIFLASH) || \
450 defined(CONFIG_RAMBOOT_NAND)
451 #define CONFIG_SYS_RAMBOOT
453 #undef CONFIG_SYS_RAMBOOT
456 #ifdef CONFIG_SYS_FSL_ERRATUM_IFC_A003399
457 #if !defined(CONFIG_SPL) && !defined(CONFIG_SYS_RAMBOOT)
458 #define CONFIG_A003399_NOR_WORKAROUND
462 #define CONFIG_SYS_INIT_RAM_LOCK
463 #define CONFIG_SYS_INIT_RAM_ADDR 0xffd00000 /* stack in RAM */
464 #define CONFIG_SYS_INIT_RAM_SIZE 0x00004000 /* End of used area in RAM */
466 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE \
467 - GENERATED_GBL_DATA_SIZE)
468 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
470 #define CONFIG_SYS_MONITOR_LEN (768 * 1024)
471 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc*/
474 * Config the L2 Cache as L2 SRAM
476 #if defined(CONFIG_SPL_BUILD)
477 #if defined(CONFIG_SDCARD) || defined(CONFIG_SPIFLASH)
478 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
479 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
480 #define CONFIG_SYS_L2_SIZE (256 << 10)
481 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
482 #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
483 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 112 * 1024)
484 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 128 * 1024)
485 #define CONFIG_SPL_RELOC_MALLOC_SIZE (128 << 10)
486 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 96 * 1024)
487 #elif defined(CONFIG_NAND)
488 #ifdef CONFIG_TPL_BUILD
489 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
490 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
491 #define CONFIG_SYS_L2_SIZE (256 << 10)
492 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
493 #define CONFIG_SPL_RELOC_TEXT_BASE 0xD0001000
494 #define CONFIG_SPL_RELOC_STACK (CONFIG_SYS_INIT_L2_ADDR + 192 * 1024)
495 #define CONFIG_SPL_RELOC_MALLOC_ADDR (CONFIG_SYS_INIT_L2_ADDR + 208 * 1024)
496 #define CONFIG_SPL_RELOC_MALLOC_SIZE (48 << 10)
497 #define CONFIG_SPL_GD_ADDR (CONFIG_SYS_INIT_L2_ADDR + 176 * 1024)
499 #define CONFIG_SYS_INIT_L2_ADDR 0xD0000000
500 #define CONFIG_SYS_INIT_L2_ADDR_PHYS CONFIG_SYS_INIT_L2_ADDR
501 #define CONFIG_SYS_L2_SIZE (256 << 10)
502 #define CONFIG_SYS_INIT_L2_END (CONFIG_SYS_INIT_L2_ADDR + CONFIG_SYS_L2_SIZE)
503 #define CONFIG_SPL_RELOC_TEXT_BASE (CONFIG_SYS_INIT_L2_END - 0x3000)
504 #define CONFIG_SPL_RELOC_STACK ((CONFIG_SYS_INIT_L2_END - 1) & ~0xF)
510 #undef CONFIG_SERIAL_SOFTWARE_FIFO
511 #define CONFIG_SYS_NS16550_SERIAL
512 #define CONFIG_SYS_NS16550_REG_SIZE 1
513 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
514 #if defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_INIT_MINIMAL)
515 #define CONFIG_NS16550_MIN_FUNCTIONS
518 #define CONFIG_SYS_BAUDRATE_TABLE \
519 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
521 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
522 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
525 #define CONFIG_SYS_I2C
526 #define CONFIG_SYS_I2C_FSL
527 #define CONFIG_SYS_FSL_I2C_SPEED 400000
528 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
529 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
530 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
531 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
532 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
533 #define I2C_PCA9557_ADDR1 0x18
534 #define I2C_PCA9557_ADDR2 0x19
535 #define I2C_PCA9557_BUS_NUM 0
538 #if defined(CONFIG_TARGET_P1010RDB_PB)
539 #define CONFIG_ID_EEPROM
540 #ifdef CONFIG_ID_EEPROM
541 #define CONFIG_SYS_I2C_EEPROM_NXID
543 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
544 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
545 #define CONFIG_SYS_EEPROM_BUS_NUM 0
546 #define MAX_NUM_PORTS 9 /* for 128Bytes EEPROM */
548 /* enable read and write access to EEPROM */
549 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1
550 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
551 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 5
554 #define CONFIG_RTC_PT7C4338
555 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
558 * SPI interface will not be available in case of NAND boot SPI CS0 will be
561 #if !defined(CONFIG_NAND) || !defined(CONFIG_NAND_SECBOOT)
562 /* eSPI - Enhanced SPI */
565 #if defined(CONFIG_TSEC_ENET)
566 #define CONFIG_MII_DEFAULT_TSEC 1 /* Allow unregistered phys */
567 #define CONFIG_TSEC1 1
568 #define CONFIG_TSEC1_NAME "eTSEC1"
569 #define CONFIG_TSEC2 1
570 #define CONFIG_TSEC2_NAME "eTSEC2"
571 #define CONFIG_TSEC3 1
572 #define CONFIG_TSEC3_NAME "eTSEC3"
574 #define TSEC1_PHY_ADDR 1
575 #define TSEC2_PHY_ADDR 0
576 #define TSEC3_PHY_ADDR 2
578 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
579 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
580 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
582 #define TSEC1_PHYIDX 0
583 #define TSEC2_PHYIDX 0
584 #define TSEC3_PHYIDX 0
586 #define CONFIG_ETHPRIME "eTSEC1"
588 /* TBI PHY configuration for SGMII mode */
589 #define CONFIG_TSEC_TBICR_SETTINGS ( \
591 | TBICR_ANEG_ENABLE \
592 | TBICR_FULL_DUPLEX \
596 #endif /* CONFIG_TSEC_ENET */
599 #define CONFIG_FSL_SATA_V2
601 #ifdef CONFIG_FSL_SATA
602 #define CONFIG_SYS_SATA_MAX_DEVICE 2
604 #define CONFIG_SYS_SATA1 CONFIG_SYS_MPC85xx_SATA1_ADDR
605 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
607 #define CONFIG_SYS_SATA2 CONFIG_SYS_MPC85xx_SATA2_ADDR
608 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
611 #endif /* #ifdef CONFIG_FSL_SATA */
614 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC85xx_ESDHC_ADDR
617 #define CONFIG_HAS_FSL_DR_USB
619 #if defined(CONFIG_HAS_FSL_DR_USB)
620 #ifdef CONFIG_USB_EHCI_HCD
621 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
622 #define CONFIG_USB_EHCI_FSL
629 #if defined(CONFIG_SDCARD)
630 #define CONFIG_FSL_FIXED_MMC_LOCATION
631 #define CONFIG_SYS_MMC_ENV_DEV 0
632 #define CONFIG_ENV_SIZE 0x2000
633 #elif defined(CONFIG_SPIFLASH)
634 #define CONFIG_ENV_OFFSET 0x100000 /* 1MB */
635 #define CONFIG_ENV_SECT_SIZE 0x10000
636 #define CONFIG_ENV_SIZE 0x2000
637 #elif defined(CONFIG_NAND)
638 #ifdef CONFIG_TPL_BUILD
639 #define CONFIG_ENV_SIZE 0x2000
640 #define CONFIG_ENV_ADDR (CONFIG_SYS_INIT_L2_ADDR + (160 << 10))
642 #if defined(CONFIG_TARGET_P1010RDB_PA)
643 #define CONFIG_ENV_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
644 #define CONFIG_ENV_RANGE (3 * CONFIG_ENV_SIZE) /* 3*16=48K for env */
645 #elif defined(CONFIG_TARGET_P1010RDB_PB)
646 #define CONFIG_ENV_SIZE (16 * 1024)
647 #define CONFIG_ENV_RANGE (32 * CONFIG_ENV_SIZE) /* new block size 512K */
650 #define CONFIG_ENV_OFFSET (1024 * 1024)
651 #elif defined(CONFIG_SYS_RAMBOOT)
652 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
653 #define CONFIG_ENV_SIZE 0x2000
655 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - CONFIG_ENV_SECT_SIZE)
656 #define CONFIG_ENV_SIZE 0x2000
657 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K (one sector) */
660 #define CONFIG_LOADS_ECHO /* echo on for serial download */
661 #define CONFIG_SYS_LOADS_BAUD_CHANGE /* allow baudrate change */
663 #undef CONFIG_WATCHDOG /* watchdog disabled */
665 #if defined(CONFIG_MMC) || defined(CONFIG_USB_EHCI_HCD) \
666 || defined(CONFIG_FSL_SATA)
670 * Miscellaneous configurable options
672 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
675 * For booting Linux, the board info and command line data
676 * have to be in the first 64 MB of memory, since this is
677 * the maximum mapped by the Linux kernel during initialization.
679 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux */
680 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
682 #if defined(CONFIG_CMD_KGDB)
683 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
687 * Environment Configuration
690 #if defined(CONFIG_TSEC_ENET)
691 #define CONFIG_HAS_ETH0
692 #define CONFIG_HAS_ETH1
693 #define CONFIG_HAS_ETH2
696 #define CONFIG_ROOTPATH "/opt/nfsroot"
697 #define CONFIG_BOOTFILE "uImage"
698 #define CONFIG_UBOOTPATH u-boot.bin/* U-Boot image on TFTP server */
700 /* default location for tftp and bootm */
701 #define CONFIG_LOADADDR 1000000
703 #define CONFIG_EXTRA_ENV_SETTINGS \
704 "hwconfig=" __stringify(CONFIG_DEF_HWCONFIG) "\0" \
706 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
707 "loadaddr=1000000\0" \
708 "consoledev=ttyS0\0" \
709 "ramdiskaddr=2000000\0" \
710 "ramdiskfile=rootfs.ext2.gz.uboot\0" \
711 "fdtaddr=1e00000\0" \
712 "fdtfile=p1010rdb.dtb\0" \
714 "hwconfig=usb1:dr_mode=host,phy_type=utmi\0" \
715 "othbootargs=ramdisk_size=600000\0" \
716 "usbfatboot=setenv bootargs root=/dev/ram rw " \
717 "console=$consoledev,$baudrate $othbootargs; " \
719 "fatload usb 0:2 $loadaddr $bootfile;" \
720 "fatload usb 0:2 $fdtaddr $fdtfile;" \
721 "fatload usb 0:2 $ramdiskaddr $ramdiskfile;" \
722 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
723 "usbext2boot=setenv bootargs root=/dev/ram rw " \
724 "console=$consoledev,$baudrate $othbootargs; " \
726 "ext2load usb 0:4 $loadaddr $bootfile;" \
727 "ext2load usb 0:4 $fdtaddr $fdtfile;" \
728 "ext2load usb 0:4 $ramdiskaddr $ramdiskfile;" \
729 "bootm $loadaddr $ramdiskaddr $fdtaddr\0" \
732 #if defined(CONFIG_TARGET_P1010RDB_PA)
733 #define CONFIG_BOOTMODE \
734 "boot_bank0=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
735 "mw.b ffb00011 0; mw.b ffb00009 0; reset\0" \
736 "boot_bank1=i2c dev 0; i2c mw 18 1 f1; i2c mw 18 3 f0;" \
737 "mw.b ffb00011 0; mw.b ffb00009 1; reset\0" \
738 "boot_nand=i2c dev 0; i2c mw 18 1 f9; i2c mw 18 3 f0;" \
739 "mw.b ffb00011 0; mw.b ffb00017 1; reset\0"
741 #elif defined(CONFIG_TARGET_P1010RDB_PB)
742 #define CONFIG_BOOTMODE \
743 "boot_bank0=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
744 "i2c mw 19 1 2; i2c mw 19 3 e1; reset\0" \
745 "boot_bank1=i2c dev 0; i2c mw 18 1 fe; i2c mw 18 3 0;" \
746 "i2c mw 19 1 12; i2c mw 19 3 e1; reset\0" \
747 "boot_nand=i2c dev 0; i2c mw 18 1 fc; i2c mw 18 3 0;" \
748 "i2c mw 19 1 8; i2c mw 19 3 f7; reset\0" \
749 "boot_spi=i2c dev 0; i2c mw 18 1 fa; i2c mw 18 3 0;" \
750 "i2c mw 19 1 0; i2c mw 19 3 f7; reset\0" \
751 "boot_sd=i2c dev 0; i2c mw 18 1 f8; i2c mw 18 3 0;" \
752 "i2c mw 19 1 4; i2c mw 19 3 f3; reset\0"
755 #define CONFIG_RAMBOOTCOMMAND \
756 "setenv bootargs root=/dev/ram rw " \
757 "console=$consoledev,$baudrate $othbootargs; " \
758 "tftp $ramdiskaddr $ramdiskfile;" \
759 "tftp $loadaddr $bootfile;" \
760 "tftp $fdtaddr $fdtfile;" \
761 "bootm $loadaddr $ramdiskaddr $fdtaddr"
763 #define CONFIG_BOOTCOMMAND CONFIG_RAMBOOTCOMMAND
765 #include <asm/fsl_secure_boot.h>
767 #endif /* __CONFIG_H */