2 * (C) Copyright 2000-2010
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * SPDX-License-Identifier: GPL-2.0+
9 * Pantelis Antoniou, Intracom S.A., panto@intracom.gr
10 * U-Boot port on NetVia board
17 * High Level Configuration Options
21 #define CONFIG_MPC850 1 /* This is a MPC850 CPU */
22 #define CONFIG_NETVIA 1 /* ...on a NetVia board */
24 #define CONFIG_SYS_TEXT_BASE 0x40000000
26 #if !defined(CONFIG_NETVIA_VERSION) || CONFIG_NETVIA_VERSION == 1
27 #define CONFIG_8xx_CONS_SMC1 1 /* Console is on SMC1 */
28 #undef CONFIG_8xx_CONS_SMC2
29 #undef CONFIG_8xx_CONS_NONE
31 #define CONFIG_8xx_CONS_NONE
32 #define CONFIG_MAX3100_SERIAL
35 #define CONFIG_BAUDRATE 115200 /* console baudrate = 115kbps */
37 #define CONFIG_XIN 10000000
38 #define CONFIG_8xx_GCLK_FREQ 80000000
41 #define CONFIG_BOOTDELAY -1 /* autoboot disabled */
43 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
46 #undef CONFIG_CLOCKS_IN_MHZ /* clocks NOT passsed to Linux in MHz */
48 #define CONFIG_PREBOOT "echo;echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;echo"
50 #undef CONFIG_BOOTARGS
51 #define CONFIG_BOOTCOMMAND \
53 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
54 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off; " \
57 #define CONFIG_LOADS_ECHO 0 /* echo off for serial download */
58 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
60 #undef CONFIG_WATCHDOG /* watchdog disabled */
62 #define CONFIG_STATUS_LED 1 /* Status LED enabled */
64 #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2
65 #define CONFIG_BOARD_SPECIFIC_LED /* version has board specific leds */
68 #undef CONFIG_CAN_DRIVER /* CAN Driver support disabled */
73 #define CONFIG_BOOTP_SUBNETMASK
74 #define CONFIG_BOOTP_GATEWAY
75 #define CONFIG_BOOTP_HOSTNAME
76 #define CONFIG_BOOTP_BOOTPATH
77 #define CONFIG_BOOTP_BOOTFILESIZE
78 #define CONFIG_BOOTP_NISDOMAIN
81 #undef CONFIG_MAC_PARTITION
82 #undef CONFIG_DOS_PARTITION
84 #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
88 * Command line configuration.
90 #include <config_cmd_default.h>
92 #define CONFIG_CMD_DHCP
93 #define CONFIG_CMD_PING
95 #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2
96 /* #define CONFIG_CMD_NAND */ /* disabled */
100 #define CONFIG_BOARD_EARLY_INIT_F 1
101 #define CONFIG_MISC_INIT_R
104 * Miscellaneous configurable options
106 #define CONFIG_SYS_LONGHELP /* undef to save memory */
107 #if defined(CONFIG_CMD_KGDB)
108 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
110 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
112 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
113 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
114 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
116 #define CONFIG_SYS_MEMTEST_START 0x0300000 /* memtest works on */
117 #define CONFIG_SYS_MEMTEST_END 0x0700000 /* 3 ... 7 MB in DRAM */
119 #define CONFIG_SYS_LOAD_ADDR 0x100000 /* default load address */
122 * Low Level Configuration Settings
123 * (address mappings, register initial values, etc.)
124 * You should know what you are doing if you make changes here.
126 /*-----------------------------------------------------------------------
127 * Internal Memory Mapped Register
129 #define CONFIG_SYS_IMMR 0xFF000000
131 /*-----------------------------------------------------------------------
132 * Definitions for initial stack pointer and data area (in DPRAM)
134 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
135 #define CONFIG_SYS_INIT_RAM_SIZE 0x3000 /* Size of used area in DPRAM */
136 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
137 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
139 /*-----------------------------------------------------------------------
140 * Start addresses for the final memory configuration
141 * (Set up by the startup code)
142 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
144 #define CONFIG_SYS_SDRAM_BASE 0x00000000
145 #define CONFIG_SYS_FLASH_BASE 0x40000000
147 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
149 #define CONFIG_SYS_MONITOR_LEN (192 << 10) /* Reserve 192 kB for Monitor */
151 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
152 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
155 * For booting Linux, the board info and command line data
156 * have to be in the first 8 MB of memory, since this is
157 * the maximum mapped by the Linux kernel during initialization.
159 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
161 /*-----------------------------------------------------------------------
164 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
165 #define CONFIG_SYS_MAX_FLASH_SECT 8 /* max number of sectors on one chip */
167 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
168 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
170 #define CONFIG_ENV_IS_IN_FLASH 1
171 #define CONFIG_ENV_SECT_SIZE 0x10000
173 #define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x60000)
174 #define CONFIG_ENV_SIZE 0x4000
176 #define CONFIG_ENV_ADDR_REDUND (CONFIG_SYS_FLASH_BASE + 0x70000)
177 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
179 /*-----------------------------------------------------------------------
180 * Cache Configuration
182 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
183 #if defined(CONFIG_CMD_KGDB)
184 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
187 /*-----------------------------------------------------------------------
188 * SYPCR - System Protection Control 11-9
189 * SYPCR can only be written once after reset!
190 *-----------------------------------------------------------------------
191 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
193 #if defined(CONFIG_WATCHDOG)
194 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
195 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
197 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | SYPCR_SWP)
200 /*-----------------------------------------------------------------------
201 * SIUMCR - SIU Module Configuration 11-6
202 *-----------------------------------------------------------------------
203 * PCMCIA config., multi-function pin tri-state
205 #ifndef CONFIG_CAN_DRIVER
206 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC00 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
207 #else /* we must activate GPL5 in the SIUMCR for CAN */
208 #define CONFIG_SYS_SIUMCR (SIUMCR_DBGC11 | SIUMCR_DBPC00 | SIUMCR_MLRC01 | SIUMCR_FRC)
209 #endif /* CONFIG_CAN_DRIVER */
211 /*-----------------------------------------------------------------------
212 * TBSCR - Time Base Status and Control 11-26
213 *-----------------------------------------------------------------------
214 * Clear Reference Interrupt Status, Timebase freezing enabled
216 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBF)
218 /*-----------------------------------------------------------------------
219 * RTCSC - Real-Time Clock Status and Control Register 11-27
220 *-----------------------------------------------------------------------
222 #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
224 /*-----------------------------------------------------------------------
225 * PISCR - Periodic Interrupt Status and Control 11-31
226 *-----------------------------------------------------------------------
227 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
229 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF)
231 /*-----------------------------------------------------------------------
232 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
233 *-----------------------------------------------------------------------
234 * Reset PLL lock status sticky bit, timer expired status bit and timer
235 * interrupt status bit
238 *-----------------------------------------------------------------------
239 * SCCR - System Clock and reset Control Register 15-27
240 *-----------------------------------------------------------------------
241 * Set clock output, timebase and RTC source and divider,
242 * power management and some other internal clocks
245 #define SCCR_MASK SCCR_EBDF11
247 #if CONFIG_8xx_GCLK_FREQ == 50000000
249 #define CONFIG_SYS_PLPRCR ( ((5 - 1) << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
250 #define CONFIG_SYS_SCCR (SCCR_TBS | \
251 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
252 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
255 #elif CONFIG_8xx_GCLK_FREQ == 80000000
257 #define CONFIG_SYS_PLPRCR ( ((8 - 1) << PLPRCR_MF_SHIFT) | PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
258 #define CONFIG_SYS_SCCR (SCCR_TBS | \
259 SCCR_COM00 | SCCR_DFSYNC00 | SCCR_DFBRG00 | \
260 SCCR_DFNL000 | SCCR_DFNH000 | SCCR_DFLCD000 | \
261 SCCR_DFALCD00 | SCCR_EBDF01)
265 /*-----------------------------------------------------------------------
267 *-----------------------------------------------------------------------
270 /*#define CONFIG_SYS_DER 0x2002000F*/
271 #define CONFIG_SYS_DER 0
274 * Init Memory Controller:
276 * BR0/1 and OR0/1 (FLASH)
279 #define FLASH_BASE0_PRELIM 0x40000000 /* FLASH bank #0 */
281 /* used to re-map FLASH both when starting from SRAM or FLASH:
282 * restrict access enough to keep SRAM working (if any)
283 * but not too much to meddle with FLASH accesses
285 #define CONFIG_SYS_REMAP_OR_AM 0x80000000 /* OR addr mask */
286 #define CONFIG_SYS_PRELIM_OR_AM 0xE0000000 /* OR addr mask */
288 /* FLASH timing: ACS = 11, TRLX = 0, CSNT = 1, SCY = 5, EHTR = 1 */
289 #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | OR_SCY_5_CLK | OR_TRLX)
291 #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
292 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
293 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE0_PRELIM & BR_BA_MSK) | BR_PS_8 | BR_V )
296 * BR3 and OR3 (SDRAM)
299 #define SDRAM_BASE3_PRELIM 0x00000000 /* SDRAM bank #0 */
300 #define SDRAM_MAX_SIZE 0x04000000 /* max 64 MB per bank */
302 /* SDRAM timing: Multiplexed addresses, GPL5 output to GPL5_A (don't care) */
303 #define CONFIG_SYS_OR_TIMING_SDRAM (OR_CSNT_SAM | OR_G5LS)
305 #define CONFIG_SYS_OR3_PRELIM ((0xFFFFFFFFLU & ~(SDRAM_MAX_SIZE - 1)) | CONFIG_SYS_OR_TIMING_SDRAM)
306 #define CONFIG_SYS_BR3_PRELIM ((SDRAM_BASE3_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_PS_32 | BR_V)
309 * Memory Periodic Timer Prescaler
312 /* periodic timer for refresh */
313 #define CONFIG_SYS_MAMR_PTA 208
315 /* refresh rate 7.8 us (= 64 ms / 8K = 31.2 / quad bursts) for 256 MBit */
316 #define CONFIG_SYS_MPTPR_1BK_8K MPTPR_PTP_DIV16 /* setting for 1 bank */
319 * MAMR settings for SDRAM
323 #define CONFIG_SYS_MAMR_9COL ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | \
324 MAMR_AMA_TYPE_1 | MAMR_DSA_1_CYCL | MAMR_G0CLA_A10 | \
325 MAMR_RLFA_1X | MAMR_WLFA_1X | MAMR_TLFA_4X)
327 /* Ethernet at SCC2 */
328 #define CONFIG_SCC2_ENET
330 /****************************************************************/
332 #define DSP_SIZE 0x00010000 /* 64K */
333 #define FPGA_SIZE 0x00010000 /* 64K */
335 #define DSP0_BASE 0xF1000000
336 #define DSP1_BASE (DSP0_BASE + DSP_SIZE)
337 #define FPGA_BASE (DSP1_BASE + DSP_SIZE)
339 #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2
341 #define ER_SIZE 0x00010000 /* 64K */
342 #define ER_BASE (FPGA_BASE + FPGA_SIZE)
344 #define NAND_SIZE 0x00010000 /* 64K */
345 #define NAND_BASE (ER_BASE + ER_SIZE)
349 /****************************************************************/
351 #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2
353 #define STATUS_LED_BIT 0x00000001 /* bit 31 */
354 #define STATUS_LED_PERIOD (CONFIG_SYS_HZ / 2)
355 #define STATUS_LED_STATE STATUS_LED_BLINKING
357 #define STATUS_LED_BIT1 0x00000002 /* bit 30 */
358 #define STATUS_LED_PERIOD1 (CONFIG_SYS_HZ / 2)
359 #define STATUS_LED_STATE1 STATUS_LED_OFF
361 #define STATUS_LED_ACTIVE 0 /* LED on for bit == 0 */
362 #define STATUS_LED_BOOT 0 /* LED 0 used for boot status */
367 /*****************************************************************************/
371 #if defined(CONFIG_NETVIA_VERSION) && CONFIG_NETVIA_VERSION >= 2
375 /* last value written to the external register; we cannot read back */
376 extern unsigned int last_er_val;
378 /* led_id_t is unsigned long mask */
379 typedef unsigned int led_id_t;
381 static inline void __led_init(led_id_t mask, int state)
383 unsigned int new_er_val;
386 new_er_val = last_er_val & ~mask;
388 new_er_val = last_er_val | mask;
390 *(volatile unsigned int *)ER_BASE = new_er_val;
391 last_er_val = new_er_val;
394 static inline void __led_toggle(led_id_t mask)
396 unsigned int new_er_val;
398 new_er_val = last_er_val ^ mask;
399 *(volatile unsigned int *)ER_BASE = new_er_val;
400 last_er_val = new_er_val;
403 static inline void __led_set(led_id_t mask, int state)
405 unsigned int new_er_val;
408 new_er_val = last_er_val & ~mask;
410 new_er_val = last_er_val | mask;
412 *(volatile unsigned int *)ER_BASE = new_er_val;
413 last_er_val = new_er_val;
416 /* MAX3100 console */
417 #define MAX3100_SPI_RXD_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
418 #define MAX3100_SPI_RXD_BIT 0x00000008
420 #define MAX3100_SPI_TXD_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
421 #define MAX3100_SPI_TXD_BIT 0x00000004
423 #define MAX3100_SPI_CLK_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_cpm.cp_pbdat)
424 #define MAX3100_SPI_CLK_BIT 0x00000002
426 #define MAX3100_CS_PORT (((volatile immap_t *)CONFIG_SYS_IMMR)->im_ioport.iop_pddat)
427 #define MAX3100_CS_BIT 0x0010
433 /*************************************************************************************************/
435 #endif /* __CONFIG_H */