Merge branch 'next' of git://git.denx.de/u-boot-coldfire
[platform/kernel/u-boot.git] / include / configs / MVBLM7.h
1 /*
2  * Copyright (C) Matrix Vision GmbH 2008
3  *
4  * Matrix Vision mvBlueLYNX-M7 configuration file
5  * based on Freescale's MPC8349ITX.
6  *
7  * See file CREDITS for list of people who contributed to this
8  * project.
9  *
10  * This program is free software; you can redistribute it and/or
11  * modify it under the terms of the GNU General Public License as
12  * published by the Free Software Foundation; either version 2 of
13  * the License, or (at your option) any later version.
14  *
15  * This program is distributed in the hope that it will be useful,
16  * but WITHOUT ANY WARRANTY; without even the implied warranty of
17  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
18  * GNU General Public License for more details.
19  *
20  * You should have received a copy of the GNU General Public License
21  * along with this program; if not, write to the Free Software
22  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
23  * MA 02111-1307 USA
24  */
25
26
27 #ifndef __CONFIG_H
28 #define __CONFIG_H
29
30 #include <version.h>
31
32 /*
33  * High Level Configuration Options
34  */
35 #define CONFIG_E300     1
36 #define CONFIG_MPC83xx  1
37 #define CONFIG_MPC834x  1
38 #define CONFIG_MPC8343  1
39
40 #define CONFIG_SYS_IMMR         0xE0000000
41
42 #define CONFIG_PCI
43 #define CONFIG_PCI_SKIP_HOST_BRIDGE
44 #define CONFIG_HARD_I2C
45 #define CONFIG_TSEC_ENET
46 #define CONFIG_MPC8XXX_SPI
47 #define CONFIG_HARD_SPI
48 #define MVBLM7_MMC_CS   0x04000000
49
50 /* I2C */
51 #undef CONFIG_SOFT_I2C
52
53 #define CONFIG_FSL_I2C
54 #define CONFIG_I2C_MULTI_BUS
55 #define CONFIG_SYS_I2C_OFFSET           0x3000
56 #define CONFIG_SYS_I2C2_OFFSET          0x3100
57
58 #define CONFIG_SYS_I2C_SPEED            100000
59 #define CONFIG_SYS_I2C_SLAVE            0x7F
60
61 /*
62  * DDR Setup
63  */
64 #define CONFIG_SYS_DDR_BASE             0x00000000
65 #define CONFIG_SYS_SDRAM_BASE           CONFIG_SYS_DDR_BASE
66 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
67 #define CONFIG_SYS_83XX_DDR_USES_CS0    1
68 #define CONFIG_SYS_MEMTEST_START        (60<<20)
69 #define CONFIG_SYS_MEMTEST_END          (70<<20)
70
71 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   (DDR_SDRAM_CLK_CNTL_SS_EN | \
72                                 DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
73
74 #define CONFIG_SYS_DDR_SIZE             256
75
76 /* HC, 75Ohm, DDR-II, DRQ */
77 #define CONFIG_SYS_DDRCDR               0x80000001
78 /* EN, ODT_WR, 3BA, 14row, 10col */
79 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80014102
80 #define CONFIG_SYS_DDR_CS1_CONFIG       0x0
81 #define CONFIG_SYS_DDR_CS2_CONFIG       0x0
82 #define CONFIG_SYS_DDR_CS3_CONFIG       0x0
83
84 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000000f
85 #define CONFIG_SYS_DDR_CS1_BNDS 0x0
86 #define CONFIG_SYS_DDR_CS2_BNDS 0x0
87 #define CONFIG_SYS_DDR_CS3_BNDS 0x0
88
89 #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
90
91 #define CONFIG_SYS_DDR_TIMING_0 0x00260802
92 #define CONFIG_SYS_DDR_TIMING_1 0x2625b221
93 #define CONFIG_SYS_DDR_TIMING_2 0x1f9820c7
94 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
95
96 /* ~MEM_EN, SREN, DDR-II, 32_BE */
97 #define CONFIG_SYS_DDR_SDRAM_CFG        0x43080000
98 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000
99 #define CONFIG_SYS_DDR_INTERVAL 0x04060100
100
101 #define CONFIG_SYS_DDR_MODE             0x078e0232
102
103 /* Flash */
104 #define CONFIG_SYS_FLASH_CFI
105 #define CONFIG_FLASH_CFI_DRIVER
106 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_16BIT
107
108 #define CONFIG_SYS_FLASH_BASE           0xFF800000
109 #define CONFIG_SYS_FLASH_SIZE           8
110 #define CONFIG_SYS_FLASH_SIZE_SHIFT     3
111 #define CONFIG_SYS_FLASH_EMPTY_INFO
112 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000
113 #define CONFIG_SYS_FLASH_WRITE_TOUT     500
114 #define CONFIG_SYS_MAX_FLASH_BANKS      1
115 #define CONFIG_SYS_MAX_FLASH_SECT       256
116
117 #define CONFIG_SYS_BR0_PRELIM           (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_V)
118 #define CONFIG_SYS_OR0_PRELIM           ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM |  \
119                                 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS|\
120                                 OR_GPCM_SCY_15 | OR_GPCM_TRLX | OR_GPCM_EHTR | \
121                                 OR_GPCM_EAD)
122 #define CONFIG_SYS_LBLAWBAR0_PRELIM     CONFIG_SYS_FLASH_BASE
123 #define CONFIG_SYS_LBLAWAR0_PRELIM      (LBLAWAR_EN | (0x13 + CONFIG_SYS_FLASH_SIZE_SHIFT))
124
125 /*
126  * U-Boot memory configuration
127  */
128 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE
129 #undef  CONFIG_SYS_RAMBOOT
130
131 #define CONFIG_SYS_INIT_RAM_LOCK
132 #define CONFIG_SYS_INIT_RAM_ADDR        0xFD000000      /* Initial RAM address */
133 #define CONFIG_SYS_INIT_RAM_END 0x1000          /* End of used area in RAM*/
134
135 #define CONFIG_SYS_GBL_DATA_SIZE        0x100           /* num bytes initial data */
136 #define CONFIG_SYS_GBL_DATA_OFFSET      (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
137 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
138
139 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
140 #define CONFIG_SYS_MONITOR_LEN          (512 * 1024)
141 #define CONFIG_SYS_MALLOC_LEN           (512 * 1024)
142
143 /*
144  * Local Bus LCRR and LBCR regs
145  *  LCRR:  DLL bypass, Clock divider is 4
146  * External Local Bus rate is
147  *  CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
148  */
149 #define CONFIG_SYS_LCRR (LCRR_DBYP | LCRR_CLKDIV_4)
150 #define CONFIG_SYS_LBC_LBCR     0x00000000
151
152 /* LB sdram refresh timer, about 6us */
153 #define CONFIG_SYS_LBC_LSRT     0x32000000
154 /* LB refresh timer prescal, 266MHz/32*/
155 #define CONFIG_SYS_LBC_MRTPR    0x20000000
156
157 /*
158  * Serial Port
159  */
160 #define CONFIG_CONS_INDEX       1
161 #undef  CONFIG_SERIAL_SOFTWARE_FIFO
162 #define CONFIG_SYS_NS16550
163 #define CONFIG_SYS_NS16550_SERIAL
164 #define CONFIG_SYS_NS16550_REG_SIZE     1
165 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
166
167 #define CONFIG_SYS_BAUDRATE_TABLE  \
168         {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
169
170 #define CONFIG_CONSOLE          ttyS0
171 #define CONFIG_BAUDRATE         115200
172
173 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
174 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
175
176 /* pass open firmware flat tree */
177 #define CONFIG_OF_LIBFDT                1
178 #define CONFIG_OF_BOARD_SETUP           1
179 #define CONFIG_OF_STDOUT_VIA_ALIAS      1
180 #define MV_DTB_NAME     "mvblm7.dtb"
181
182 /*
183  * PCI
184  */
185 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
186 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
187 #define CONFIG_SYS_PCI1_MEM_SIZE        0x10000000
188 #define CONFIG_SYS_PCI1_MMIO_BASE       (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
189 #define CONFIG_SYS_PCI1_MMIO_PHYS       CONFIG_SYS_PCI1_MMIO_BASE
190 #define CONFIG_SYS_PCI1_MMIO_SIZE       0x10000000
191 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
192 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
193 #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000
194
195 #define CONFIG_NET_MULTI        1
196 #define CONFIG_NET_RETRY_COUNT  3
197
198 #define PCI_66M
199 #define CONFIG_83XX_CLKIN       66666667
200 #define CONFIG_PCI_PNP
201 #define CONFIG_PCI_SCAN_SHOW
202
203 /* TSEC */
204 #define CONFIG_GMII
205 #define CONFIG_SYS_VSC8601_SKEWFIX
206 #define CONFIG_SYS_VSC8601_SKEW_TX      3
207 #define CONFIG_SYS_VSC8601_SKEW_RX      3
208
209 #define CONFIG_TSEC1
210 #define CONFIG_TSEC2
211
212 #define CONFIG_HAS_ETH0
213 #define CONFIG_TSEC1_NAME       "TSEC0"
214 #define CONFIG_FEC1_PHY_NORXERR
215 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
216 #define CONFIG_SYS_TSEC1                (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
217 #define TSEC1_PHY_ADDR          0x10
218 #define TSEC1_PHYIDX            0
219 #define TSEC1_FLAGS             (TSEC_GIGABIT|TSEC_REDUCED)
220
221 #define CONFIG_HAS_ETH1
222 #define CONFIG_TSEC2_NAME       "TSEC1"
223 #define CONFIG_FEC2_PHY_NORXERR
224 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
225 #define CONFIG_SYS_TSEC2                (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
226 #define TSEC2_PHY_ADDR          0x11
227 #define TSEC2_PHYIDX            0
228 #define TSEC2_FLAGS             (TSEC_GIGABIT|TSEC_REDUCED)
229
230 #define CONFIG_ETHPRIME         "TSEC0"
231
232 #define CONFIG_BOOTP_VENDOREX
233 #define CONFIG_BOOTP_SUBNETMASK
234 #define CONFIG_BOOTP_GATEWAY
235 #define CONFIG_BOOTP_DNS
236 #define CONFIG_BOOTP_DNS2
237 #define CONFIG_BOOTP_HOSTNAME
238 #define CONFIG_BOOTP_BOOTFILESIZE
239 #define CONFIG_BOOTP_BOOTPATH
240 #define CONFIG_BOOTP_NTPSERVER
241 #define CONFIG_BOOTP_RANDOM_DELAY
242 #define CONFIG_BOOTP_SEND_HOSTNAME
243
244 /* USB */
245 #define CONFIG_HAS_FSL_DR_USB
246
247 /*
248  * Environment
249  */
250 #undef  CONFIG_SYS_FLASH_PROTECTION
251 #define CONFIG_ENV_OVERWRITE
252
253 #define CONFIG_ENV_IS_IN_FLASH  1
254 #define CONFIG_ENV_ADDR         0xFF800000
255 #define CONFIG_ENV_SIZE         0x2000
256 #define CONFIG_ENV_SECT_SIZE    0x2000
257 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR+CONFIG_ENV_SIZE)
258 #define CONFIG_ENV_SIZE_REDUND  CONFIG_ENV_SIZE
259
260 #define CONFIG_LOADS_ECHO
261 #define CONFIG_SYS_LOADS_BAUD_CHANGE
262
263 /*
264  * Command line configuration.
265  */
266 #include <config_cmd_default.h>
267
268 #define CONFIG_CMD_CACHE
269 #define CONFIG_CMD_IRQ
270 #define CONFIG_CMD_NET
271 #define CONFIG_CMD_MII
272 #define CONFIG_CMD_PING
273 #define CONFIG_CMD_DHCP
274 #define CONFIG_CMD_SDRAM
275 #define CONFIG_CMD_PCI
276 #define CONFIG_CMD_I2C
277 #define CONFIG_CMD_FPGA
278
279 #undef CONFIG_WATCHDOG
280
281 /*
282  * Miscellaneous configurable options
283  */
284 #define CONFIG_SYS_LONGHELP
285 #define CONFIG_CMDLINE_EDITING
286 #define CONFIG_SYS_HUSH_PARSER
287 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
288
289 /* default load address */
290 #define CONFIG_SYS_LOAD_ADDR    0x2000000
291 /* default location for tftp and bootm */
292 #define CONFIG_LOADADDR 0x200000
293
294 #define CONFIG_SYS_PROMPT       "mvBL-M7> "
295 #define CONFIG_SYS_CBSIZE       256
296
297 #define CONFIG_SYS_PBSIZE       (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
298 #define CONFIG_SYS_MAXARGS      16
299 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
300 #define CONFIG_SYS_HZ           1000
301
302 /*
303  * For booting Linux, the board info and command line data
304  * have to be in the first 8 MB of memory, since this is
305  * the maximum mapped by the Linux kernel during initialization.
306  */
307 #define CONFIG_SYS_BOOTMAPSZ    (8 << 20)       /* Initial Memory map for Linux*/
308
309 #define CONFIG_SYS_HRCW_LOW     0x0
310 #define CONFIG_SYS_HRCW_HIGH    0x0
311
312 /*
313  * System performance
314  */
315 #define CONFIG_SYS_ACR_PIPE_DEP 3       /* Arbiter pipeline depth (0-3) */
316 #define CONFIG_SYS_ACR_RPTCNT           3       /* Arbiter repeat count (0-7) */
317 #define CONFIG_SYS_SPCR_TSEC1EP 3       /* TSEC1 emergency priority (0-3) */
318 #define CONFIG_SYS_SPCR_TSEC2EP 3       /* TSEC2 emergency priority (0-3) */
319
320 /* clocking */
321 #define CONFIG_SYS_SCCR_ENCCM           0
322 #define CONFIG_SYS_SCCR_USBMPHCM        0
323 #define CONFIG_SYS_SCCR_USBDRCM 2
324 #define CONFIG_SYS_SCCR_TSEC1CM 1
325 #define CONFIG_SYS_SCCR_TSEC2CM 1
326
327 #define CONFIG_SYS_SICRH        0x1fff8003
328 #define CONFIG_SYS_SICRL        (SICRL_LDP_A | SICRL_USB1 | SICRL_USB0)
329
330 #define CONFIG_SYS_HID0_INIT    0x000000000
331 #define CONFIG_SYS_HID0_FINAL   CONFIG_SYS_HID0_INIT
332
333 #define CONFIG_SYS_HID2 HID2_HBE
334 #define CONFIG_HIGH_BATS        1
335
336 /* DDR  */
337 #define CONFIG_SYS_IBAT0L       (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
338 #define CONFIG_SYS_IBAT0U       (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
339
340 /* PCI  */
341 #define CONFIG_SYS_IBAT1L       (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
342 #define CONFIG_SYS_IBAT1U       (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
343 #define CONFIG_SYS_IBAT2L       (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT |\
344                                 BATL_GUARDEDSTORAGE)
345 #define CONFIG_SYS_IBAT2U       (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
346
347 /* no PCI2 */
348 #define CONFIG_SYS_IBAT3L       0
349 #define CONFIG_SYS_IBAT3U       0
350 #define CONFIG_SYS_IBAT4L       0
351 #define CONFIG_SYS_IBAT4U       0
352
353 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
354 #define CONFIG_SYS_IBAT5L       (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | \
355                                 BATL_GUARDEDSTORAGE)
356 #define CONFIG_SYS_IBAT5U       (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
357
358 /* stack in DCACHE 0xFDF00000 & FLASH @ 0xFF800000 */
359 #define CONFIG_SYS_IBAT6L       (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \
360                                  BATL_GUARDEDSTORAGE)
361 #define CONFIG_SYS_IBAT6U       (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
362 #define CONFIG_SYS_IBAT7L       0
363 #define CONFIG_SYS_IBAT7U       0
364
365 #define CONFIG_SYS_DBAT0L       CONFIG_SYS_IBAT0L
366 #define CONFIG_SYS_DBAT0U       CONFIG_SYS_IBAT0U
367 #define CONFIG_SYS_DBAT1L       CONFIG_SYS_IBAT1L
368 #define CONFIG_SYS_DBAT1U       CONFIG_SYS_IBAT1U
369 #define CONFIG_SYS_DBAT2L       CONFIG_SYS_IBAT2L
370 #define CONFIG_SYS_DBAT2U       CONFIG_SYS_IBAT2U
371 #define CONFIG_SYS_DBAT3L       CONFIG_SYS_IBAT3L
372 #define CONFIG_SYS_DBAT3U       CONFIG_SYS_IBAT3U
373 #define CONFIG_SYS_DBAT4L       CONFIG_SYS_IBAT4L
374 #define CONFIG_SYS_DBAT4U       CONFIG_SYS_IBAT4U
375 #define CONFIG_SYS_DBAT5L       CONFIG_SYS_IBAT5L
376 #define CONFIG_SYS_DBAT5U       CONFIG_SYS_IBAT5U
377 #define CONFIG_SYS_DBAT6L       CONFIG_SYS_IBAT6L
378 #define CONFIG_SYS_DBAT6U       CONFIG_SYS_IBAT6U
379 #define CONFIG_SYS_DBAT7L       CONFIG_SYS_IBAT7L
380 #define CONFIG_SYS_DBAT7U       CONFIG_SYS_IBAT7U
381
382 /*
383  * Internal Definitions
384  *
385  * Boot Flags
386  */
387 #define BOOTFLAG_COLD   0x01    /* Normal Power-On: Boot from FLASH */
388 #define BOOTFLAG_WARM   0x02    /* Software reboot */
389
390
391 /*
392  * Environment Configuration
393  */
394 #define CONFIG_ENV_OVERWRITE
395
396 #define CONFIG_NETDEV           eth0
397
398 /* Default path and filenames */
399 #define CONFIG_BOOTDELAY                5
400 #define CONFIG_AUTOBOOT_KEYED
401 #define CONFIG_AUTOBOOT_STOP_STR        "s"
402 #define CONFIG_ZERO_BOOTDELAY_CHECK
403 #define CONFIG_RESET_TO_RETRY           1000
404
405 #define MV_CI                   mvBL-M7
406 #define MV_VCI                  mvBL-M7
407 #define MV_FPGA_DATA            0xfff80000
408 #define MV_FPGA_SIZE            0x00076ca2
409 #define MV_KERNEL_ADDR          0xff810000
410 #define MV_INITRD_ADDR          0xffb00000
411 #define MV_SOURCE_ADDR          0xff804000
412 #define MV_SOURCE_ADDR2         0xff806000
413 #define MV_DTB_ADDR             0xff808000
414 #define MV_INITRD_LENGTH        0x00400000
415
416 #define CONFIG_SHOW_BOOT_PROGRESS 1
417
418 #define MV_KERNEL_ADDR_RAM      0x00100000
419 #define MV_DTB_ADDR_RAM         0x00600000
420 #define MV_INITRD_ADDR_RAM      0x01000000
421
422 #define CONFIG_BOOTCOMMAND      "if imi ${autoscr_addr}; \
423                                         then source ${autoscr_addr};  \
424                                         else source ${autoscr_addr2}; \
425                                 fi;"
426 #define CONFIG_BOOTARGS         "root=/dev/ram ro rootfstype=squashfs"
427
428 #define CONFIG_EXTRA_ENV_SETTINGS                               \
429         "console_nr=0\0"                                        \
430         "baudrate=" MK_STR(CONFIG_BAUDRATE) "\0"                \
431         "stdin=serial\0"                                        \
432         "stdout=serial\0"                                       \
433         "stderr=serial\0"                                       \
434         "fpga=0\0"                                              \
435         "fpgadata=" MK_STR(MV_FPGA_DATA) "\0"                   \
436         "fpgadatasize=" MK_STR(MV_FPGA_SIZE) "\0"               \
437         "autoscr_addr=" MK_STR(MV_SOURCE_ADDR) "\0"             \
438         "autoscr_addr2=" MK_STR(MV_SOURCE_ADDR2) "\0"           \
439         "mv_kernel_addr=" MK_STR(MV_KERNEL_ADDR) "\0"           \
440         "mv_kernel_addr_ram=" MK_STR(MV_KERNEL_ADDR_RAM) "\0"   \
441         "mv_initrd_addr=" MK_STR(MV_INITRD_ADDR) "\0"           \
442         "mv_initrd_addr_ram=" MK_STR(MV_INITRD_ADDR_RAM) "\0"   \
443         "mv_initrd_length=" MK_STR(MV_INITRD_LENGTH) "\0"       \
444         "mv_dtb_addr=" MK_STR(MV_DTB_ADDR) "\0"                 \
445         "mv_dtb_addr_ram=" MK_STR(MV_DTB_ADDR_RAM) "\0"         \
446         "dtb_name=" MK_STR(MV_DTB_NAME) "\0"                    \
447         "mv_version=" U_BOOT_VERSION "\0"                       \
448         "dhcp_client_id=" MK_STR(MV_CI) "\0"                    \
449         "dhcp_vendor-class-identifier=" MK_STR(MV_VCI) "\0"     \
450         "netretry=no\0"                                         \
451         "use_static_ipaddr=no\0"                                \
452         "static_ipaddr=192.168.90.10\0"                         \
453         "static_netmask=255.255.255.0\0"                        \
454         "static_gateway=0.0.0.0\0"                              \
455         "initrd_name=uInitrd.mvblm7-xenorfs\0"                  \
456         "zcip=no\0"                                             \
457         "netboot=yes\0"                                         \
458         "mvtest=Ff\0"                                           \
459         "tried_bootfromflash=no\0"                              \
460         "tried_bootfromnet=no\0"                                \
461         "bootfile=mvblm72625.boot\0"                            \
462         "use_dhcp=yes\0"                                        \
463         "gev_start=yes\0"                                       \
464         "mvbcdma_debug=0\0"                                     \
465         "mvbcia_debug=0\0"                                      \
466         "propdev_debug=0\0"                                     \
467         "gevss_debug=0\0"                                       \
468         "watchdog=0\0"                                          \
469         "usb_dr_mode=host\0"                                    \
470         "sensor_cnt=2\0"                                        \
471         ""
472
473 #define CONFIG_FPGA_COUNT       1
474 #define CONFIG_FPGA             CONFIG_SYS_ALTERA_CYCLON2
475 #define CONFIG_FPGA_ALTERA
476 #define CONFIG_FPGA_CYCLON2
477
478 #endif