2 * Copyright (C) Matrix Vision GmbH 2008
4 * Matrix Vision mvBlueLYNX-M7 configuration file
5 * based on Freescale's MPC8349ITX.
7 * See file CREDITS for list of people who contributed to this
10 * This program is free software; you can redistribute it and/or
11 * modify it under the terms of the GNU General Public License as
12 * published by the Free Software Foundation; either version 2 of
13 * the License, or (at your option) any later version.
15 * This program is distributed in the hope that it will be useful,
16 * but WITHOUT ANY WARRANTY; without even the implied warranty of
17 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
18 * GNU General Public License for more details.
20 * You should have received a copy of the GNU General Public License
21 * along with this program; if not, write to the Free Software
22 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
33 * High Level Configuration Options
36 #define CONFIG_MPC83xx 1
37 #define CONFIG_MPC834x 1
38 #define CONFIG_MPC8343 1
40 #define CONFIG_SYS_IMMR 0xE0000000
43 #define CONFIG_PCI_SKIP_HOST_BRIDGE
44 #define CONFIG_HARD_I2C
45 #define CONFIG_TSEC_ENET
46 #define CONFIG_MPC8XXX_SPI
47 #define CONFIG_HARD_SPI
48 #define MVBLM7_MMC_CS 0x04000000
49 #define CONFIG_MISC_INIT_R
52 #define CONFIG_FSL_I2C
53 #define CONFIG_I2C_MULTI_BUS
54 #define CONFIG_SYS_I2C_OFFSET 0x3000
55 #define CONFIG_SYS_I2C2_OFFSET 0x3100
57 #define CONFIG_SYS_I2C_SPEED 100000
58 #define CONFIG_SYS_I2C_SLAVE 0x7F
63 #undef CONFIG_SPD_EEPROM
65 #define CONFIG_SYS_DDR_BASE 0x00000000
66 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
67 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
68 #define CONFIG_SYS_83XX_DDR_USES_CS0 1
69 #define CONFIG_SYS_MEMTEST_START (60<<20)
70 #define CONFIG_SYS_MEMTEST_END (70<<20)
71 #define CONFIG_VERY_BIG_RAM
73 #define CONFIG_SYS_DDRCDR 0x22000001
74 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
76 #define CONFIG_SYS_DDR_SIZE 512
78 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80014202
80 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000003f
82 #define CONFIG_SYS_DDR_TIMING_0 0x00260802
83 #define CONFIG_SYS_DDR_TIMING_1 0x3837c322
84 #define CONFIG_SYS_DDR_TIMING_2 0x0f9848c6
85 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
87 #define CONFIG_SYS_DDR_SDRAM_CFG 0x43080008
88 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
89 #define CONFIG_SYS_DDR_INTERVAL 0x02000100
91 #define CONFIG_SYS_DDR_MODE 0x04040242
92 #define CONFIG_SYS_DDR_MODE2 0x00800000
95 #define CONFIG_SYS_FLASH_CFI
96 #define CONFIG_FLASH_CFI_DRIVER
97 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
99 #define CONFIG_SYS_FLASH_BASE 0xFF800000
100 #define CONFIG_SYS_FLASH_SIZE 8
101 #define CONFIG_SYS_FLASH_SIZE_SHIFT 3
102 #define CONFIG_SYS_FLASH_EMPTY_INFO
103 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000
104 #define CONFIG_SYS_FLASH_WRITE_TOUT 500
105 #define CONFIG_SYS_MAX_FLASH_BANKS 1
106 #define CONFIG_SYS_MAX_FLASH_SECT 256
108 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE | BR_PS_16 | BR_V)
109 #define CONFIG_SYS_OR0_PRELIM ((~(CONFIG_SYS_FLASH_SIZE - 1) << 20) | OR_UPM_XAM | \
110 OR_GPCM_CSNT | OR_GPCM_ACS_DIV2 | OR_GPCM_XACS|\
111 OR_GPCM_SCY_15 | OR_GPCM_TRLX | OR_GPCM_EHTR | \
113 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
114 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | (0x13 + CONFIG_SYS_FLASH_SIZE_SHIFT))
117 * U-Boot memory configuration
119 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE
120 #undef CONFIG_SYS_RAMBOOT
122 #define CONFIG_SYS_INIT_RAM_LOCK
123 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM address */
124 #define CONFIG_SYS_INIT_RAM_END 0x1000 /* End of used area in RAM*/
126 #define CONFIG_SYS_GBL_DATA_SIZE 0x100 /* num bytes initial data */
127 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
128 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
130 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
131 #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
132 #define CONFIG_SYS_MALLOC_LEN (512 * 1024)
135 * Local Bus LCRR and LBCR regs
136 * LCRR: DLL bypass, Clock divider is 4
137 * External Local Bus rate is
138 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
140 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
141 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
142 #define CONFIG_SYS_LBC_LBCR 0x00000000
144 /* LB sdram refresh timer, about 6us */
145 #define CONFIG_SYS_LBC_LSRT 0x32000000
146 /* LB refresh timer prescal, 266MHz/32*/
147 #define CONFIG_SYS_LBC_MRTPR 0x20000000
152 #define CONFIG_CONS_INDEX 1
153 #define CONFIG_SYS_NS16550
154 #define CONFIG_SYS_NS16550_SERIAL
155 #define CONFIG_SYS_NS16550_REG_SIZE 1
156 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
158 #define CONFIG_SYS_BAUDRATE_TABLE \
159 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
161 #define CONFIG_CONSOLE ttyS0
162 #define CONFIG_BAUDRATE 115200
164 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR + 0x4500)
165 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR + 0x4600)
167 /* pass open firmware flat tree */
168 #define CONFIG_OF_LIBFDT 1
169 #define CONFIG_OF_BOARD_SETUP 1
170 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
171 #define MV_DTB_NAME "mvblm7.dtb"
176 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
177 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
178 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000
179 #define CONFIG_SYS_PCI1_MMIO_BASE (CONFIG_SYS_PCI1_MEM_BASE + CONFIG_SYS_PCI1_MEM_SIZE)
180 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
181 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000
182 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
183 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
184 #define CONFIG_SYS_PCI1_IO_SIZE 0x01000000
186 #define CONFIG_NET_MULTI 1
187 #define CONFIG_NET_RETRY_COUNT 3
190 #define CONFIG_83XX_CLKIN 66666667
191 #define CONFIG_PCI_PNP
192 #define CONFIG_PCI_SCAN_SHOW
196 #define CONFIG_SYS_VSC8601_SKEWFIX
197 #define CONFIG_SYS_VSC8601_SKEW_TX 3
198 #define CONFIG_SYS_VSC8601_SKEW_RX 3
203 #define CONFIG_HAS_ETH0
204 #define CONFIG_TSEC1_NAME "TSEC0"
205 #define CONFIG_FEC1_PHY_NORXERR
206 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
207 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
208 #define TSEC1_PHY_ADDR 0x10
209 #define TSEC1_PHYIDX 0
210 #define TSEC1_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
212 #define CONFIG_HAS_ETH1
213 #define CONFIG_TSEC2_NAME "TSEC1"
214 #define CONFIG_FEC2_PHY_NORXERR
215 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
216 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
217 #define TSEC2_PHY_ADDR 0x11
218 #define TSEC2_PHYIDX 0
219 #define TSEC2_FLAGS (TSEC_GIGABIT|TSEC_REDUCED)
221 #define CONFIG_ETHPRIME "TSEC0"
223 #define CONFIG_BOOTP_VENDOREX
224 #define CONFIG_BOOTP_SUBNETMASK
225 #define CONFIG_BOOTP_GATEWAY
226 #define CONFIG_BOOTP_DNS
227 #define CONFIG_BOOTP_DNS2
228 #define CONFIG_BOOTP_HOSTNAME
229 #define CONFIG_BOOTP_BOOTFILESIZE
230 #define CONFIG_BOOTP_BOOTPATH
231 #define CONFIG_BOOTP_NTPSERVER
232 #define CONFIG_BOOTP_RANDOM_DELAY
233 #define CONFIG_BOOTP_SEND_HOSTNAME
236 #define CONFIG_SYS_USB_HOST
237 #define CONFIG_USB_EHCI
238 #define CONFIG_USB_EHCI_FSL
239 #define CONFIG_HAS_FSL_DR_USB
240 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
245 #undef CONFIG_SYS_FLASH_PROTECTION
246 #define CONFIG_ENV_OVERWRITE
248 #define CONFIG_ENV_IS_IN_FLASH 1
249 #define CONFIG_ENV_ADDR 0xFF800000
250 #define CONFIG_ENV_SIZE 0x2000
251 #define CONFIG_ENV_SECT_SIZE 0x2000
252 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR+CONFIG_ENV_SIZE)
253 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
255 #define CONFIG_LOADS_ECHO
256 #define CONFIG_SYS_LOADS_BAUD_CHANGE
259 * Command line configuration.
261 #include <config_cmd_default.h>
263 #define CONFIG_CMD_CACHE
264 #define CONFIG_CMD_IRQ
265 #define CONFIG_CMD_NET
266 #define CONFIG_CMD_MII
267 #define CONFIG_CMD_PING
268 #define CONFIG_CMD_DHCP
269 #define CONFIG_CMD_SDRAM
270 #define CONFIG_CMD_PCI
271 #define CONFIG_CMD_I2C
272 #define CONFIG_CMD_FPGA
273 #define CONFIG_CMD_USB
274 #define CONFIG_DOS_PARTITION
276 #undef CONFIG_WATCHDOG
279 * Miscellaneous configurable options
281 #define CONFIG_SYS_LONGHELP
282 #define CONFIG_CMDLINE_EDITING
283 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
284 #define CONFIG_SYS_HUSH_PARSER
285 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
287 /* default load address */
288 #define CONFIG_SYS_LOAD_ADDR 0x2000000
289 /* default location for tftp and bootm */
290 #define CONFIG_LOADADDR 0x200000
292 #define CONFIG_SYS_PROMPT "mvBL-M7> "
293 #define CONFIG_SYS_CBSIZE 256
295 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE + sizeof(CONFIG_SYS_PROMPT) + 16)
296 #define CONFIG_SYS_MAXARGS 16
297 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
298 #define CONFIG_SYS_HZ 1000
301 * For booting Linux, the board info and command line data
302 * have to be in the first 256 MB of memory, since this is
303 * the maximum mapped by the Linux kernel during initialization.
305 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux*/
307 #define CONFIG_SYS_HRCW_LOW 0x0
308 #define CONFIG_SYS_HRCW_HIGH 0x0
313 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
314 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
315 #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
316 #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
319 #define CONFIG_SYS_SCCR_ENCCM 0
320 #define CONFIG_SYS_SCCR_USBMPHCM 0
321 #define CONFIG_SYS_SCCR_USBDRCM 2
322 #define CONFIG_SYS_SCCR_TSEC1CM 1
323 #define CONFIG_SYS_SCCR_TSEC2CM 1
325 #define CONFIG_SYS_SICRH 0x1fff8003
326 #define CONFIG_SYS_SICRL (SICRL_LDP_A | SICRL_USB1 | SICRL_USB0)
328 #define CONFIG_SYS_HID0_INIT 0x000000000
329 #define CONFIG_SYS_HID0_FINAL (CONFIG_SYS_HID0_INIT | \
330 HID0_ENABLE_INSTRUCTION_CACHE)
332 #define CONFIG_SYS_HID2 HID2_HBE
333 #define CONFIG_HIGH_BATS 1
336 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
337 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
340 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_10 | BATL_MEMCOHERENCE)
341 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
342 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE | BATL_PP_10 | BATL_CACHEINHIBIT |\
344 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE | BATU_BL_256M | BATU_VS | BATU_VP)
347 #define CONFIG_SYS_IBAT3L 0
348 #define CONFIG_SYS_IBAT3U 0
349 #define CONFIG_SYS_IBAT4L 0
350 #define CONFIG_SYS_IBAT4U 0
352 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
353 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR | BATL_PP_10 | BATL_CACHEINHIBIT | \
355 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR | BATU_BL_256M | BATU_VS | BATU_VP)
357 /* stack in DCACHE 0xFDF00000 & FLASH @ 0xFF800000 */
358 #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_10 | BATL_MEMCOHERENCE | \
360 #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
361 #define CONFIG_SYS_IBAT7L 0
362 #define CONFIG_SYS_IBAT7U 0
364 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
365 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
366 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
367 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
368 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
369 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
370 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
371 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
372 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
373 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
374 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
375 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
376 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
377 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
378 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
379 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
382 * Internal Definitions
386 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
387 #define BOOTFLAG_WARM 0x02 /* Software reboot */
391 * Environment Configuration
393 #define CONFIG_ENV_OVERWRITE
395 #define CONFIG_NETDEV eth0
397 /* Default path and filenames */
398 #define CONFIG_BOOTDELAY 5
399 #define CONFIG_AUTOBOOT_KEYED
400 #define CONFIG_AUTOBOOT_STOP_STR "s"
401 #define CONFIG_ZERO_BOOTDELAY_CHECK
402 #define CONFIG_RESET_TO_RETRY 1000
404 #define MV_CI mvBL-M7
405 #define MV_VCI mvBL-M7
406 #define MV_FPGA_DATA 0xfff40000
407 #define MV_FPGA_SIZE 0
408 #define MV_KERNEL_ADDR 0xff810000
409 #define MV_INITRD_ADDR 0xffb00000
410 #define MV_SCRIPT_ADDR 0xff804000
411 #define MV_SCRIPT_ADDR2 0xff806000
412 #define MV_DTB_ADDR 0xff808000
413 #define MV_INITRD_LENGTH 0x00400000
415 #define CONFIG_SHOW_BOOT_PROGRESS 1
417 #define MV_KERNEL_ADDR_RAM 0x00100000
418 #define MV_DTB_ADDR_RAM 0x00600000
419 #define MV_INITRD_ADDR_RAM 0x01000000
421 #define CONFIG_BOOTCOMMAND "if imi ${script_addr}; \
422 then source ${script_addr}; \
423 else source ${script_addr2}; \
425 #define CONFIG_BOOTARGS "root=/dev/ram ro rootfstype=squashfs"
427 #define CONFIG_EXTRA_ENV_SETTINGS \
429 "baudrate=" MK_STR(CONFIG_BAUDRATE) "\0" \
434 "fpgadata=" MK_STR(MV_FPGA_DATA) "\0" \
435 "fpgadatasize=" MK_STR(MV_FPGA_SIZE) "\0" \
436 "script_addr=" MK_STR(MV_SCRIPT_ADDR) "\0" \
437 "script_addr2=" MK_STR(MV_SCRIPT_ADDR2) "\0" \
438 "mv_kernel_addr=" MK_STR(MV_KERNEL_ADDR) "\0" \
439 "mv_kernel_addr_ram=" MK_STR(MV_KERNEL_ADDR_RAM) "\0" \
440 "mv_initrd_addr=" MK_STR(MV_INITRD_ADDR) "\0" \
441 "mv_initrd_addr_ram=" MK_STR(MV_INITRD_ADDR_RAM) "\0" \
442 "mv_initrd_length=" MK_STR(MV_INITRD_LENGTH) "\0" \
443 "mv_dtb_addr=" MK_STR(MV_DTB_ADDR) "\0" \
444 "mv_dtb_addr_ram=" MK_STR(MV_DTB_ADDR_RAM) "\0" \
445 "dtb_name=" MK_STR(MV_DTB_NAME) "\0" \
446 "mv_version=" U_BOOT_VERSION "\0" \
447 "dhcp_client_id=" MK_STR(MV_CI) "\0" \
448 "dhcp_vendor-class-identifier=" MK_STR(MV_VCI) "\0" \
450 "use_static_ipaddr=no\0" \
451 "static_ipaddr=192.168.90.10\0" \
452 "static_netmask=255.255.255.0\0" \
453 "static_gateway=0.0.0.0\0" \
454 "initrd_name=uInitrd.mvBL-M7-rfs\0" \
458 "tried_bootfromflash=no\0" \
459 "tried_bootfromnet=no\0" \
460 "bootfile=mvblm72625.boot\0" \
463 "mvbcdma_debug=0\0" \
465 "propdev_debug=0\0" \
468 "usb_dr_mode=host\0" \
472 #define CONFIG_FPGA_COUNT 1
473 #define CONFIG_FPGA CONFIG_SYS_ALTERA_CYCLON2
474 #define CONFIG_FPGA_ALTERA
475 #define CONFIG_FPGA_CYCLON2