2 * Copyright 2004-2007, 2010-2011 Freescale Semiconductor.
4 * SPDX-License-Identifier: GPL-2.0+
8 * mpc8568mds board configuration file
13 /* High Level Configuration Options */
14 #define CONFIG_BOOKE 1 /* BOOKE */
15 #define CONFIG_E500 1 /* BOOKE e500 family */
16 #define CONFIG_MPC8568 1 /* MPC8568 specific */
17 #define CONFIG_MPC8568MDS 1 /* MPC8568MDS board specific */
19 #define CONFIG_SYS_TEXT_BASE 0xfff80000
21 #define CONFIG_SYS_SRIO
22 #define CONFIG_SRIO1 /* SRIO port 1 */
24 #define CONFIG_PCI 1 /* Enable PCI/PCIE */
25 #define CONFIG_PCI1 1 /* PCI controller */
26 #define CONFIG_PCIE1 1 /* PCIE controller */
27 #define CONFIG_FSL_PCI_INIT 1 /* use common fsl pci init code */
28 #define CONFIG_PCI_INDIRECT_BRIDGE 1 /* indirect PCI bridge support */
29 #define CONFIG_FSL_PCIE_RESET 1 /* need PCIe reset errata */
30 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
31 #define CONFIG_TSEC_ENET /* tsec ethernet support */
32 #define CONFIG_QE /* Enable QE */
33 #define CONFIG_ENV_OVERWRITE
34 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
37 extern unsigned long get_clock_freq(void);
38 #endif /*Replace a call to get_clock_freq (after it is implemented)*/
39 #define CONFIG_SYS_CLK_FREQ 66000000 /*TODO: restore if wanting to read from BCSR: get_clock_freq()*/ /* sysclk for MPC85xx */
42 * These can be toggled for performance analysis, otherwise use default.
44 #define CONFIG_L2_CACHE /* toggle L2 cache */
45 #define CONFIG_BTB /* toggle branch predition */
48 * Only possible on E500 Version 2 or newer cores.
50 #define CONFIG_ENABLE_36BIT_PHYS 1
52 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_pre_init */
54 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
55 #define CONFIG_SYS_MEMTEST_END 0x00400000
57 #define CONFIG_SYS_CCSRBAR 0xe0000000
58 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
61 #define CONFIG_SYS_FSL_DDR2
62 #undef CONFIG_FSL_DDR_INTERACTIVE
63 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
64 #define CONFIG_DDR_SPD
65 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
67 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
69 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
70 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
72 #define CONFIG_NUM_DDR_CONTROLLERS 1
73 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
74 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
76 /* I2C addresses of SPD EEPROMs */
77 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
79 /* Make sure required options are set */
80 #ifndef CONFIG_SPD_EEPROM
81 #error ("CONFIG_SPD_EEPROM is required")
84 #undef CONFIG_CLOCKS_IN_MHZ
87 * Local Bus Definitions
91 * FLASH on the Local Bus
92 * Two banks, 8M each, using the CFI driver.
93 * Boot from BR0/OR0 bank at 0xff00_0000
94 * Alternate BR1/OR1 bank at 0xff80_0000
97 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
98 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
99 * Port Size = 16 bits = BRx[19:20] = 10
100 * Use GPCM = BRx[24:26] = 000
101 * Valid = BRx[31] = 1
103 * 0 4 8 12 16 20 24 28
104 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
105 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
108 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
109 * Reserved ORx[17:18] = 11, confusion here?
111 * ACS = half cycle delay = ORx[21:22] = 11
112 * SCY = 6 = ORx[24:27] = 0110
113 * TRLX = use relaxed timing = ORx[29] = 1
114 * EAD = use external address latch delay = OR[31] = 1
116 * 0 4 8 12 16 20 24 28
117 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
119 #define CONFIG_SYS_BCSR_BASE 0xf8000000
121 #define CONFIG_SYS_FLASH_BASE 0xfe000000 /* start of FLASH 32M */
123 /*Chip select 0 - Flash*/
124 #define CONFIG_SYS_BR0_PRELIM 0xfe001001
125 #define CONFIG_SYS_OR0_PRELIM 0xfe006ff7
127 /*Chip slelect 1 - BCSR*/
128 #define CONFIG_SYS_BR1_PRELIM 0xf8000801
129 #define CONFIG_SYS_OR1_PRELIM 0xffffe9f7
131 /*#define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE} */
132 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
133 #define CONFIG_SYS_MAX_FLASH_SECT 512 /* sectors per device */
134 #undef CONFIG_SYS_FLASH_CHECKSUM
135 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
136 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
138 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
140 #define CONFIG_FLASH_CFI_DRIVER
141 #define CONFIG_SYS_FLASH_CFI
142 #define CONFIG_SYS_FLASH_EMPTY_INFO
145 * SDRAM on the LocalBus
147 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
148 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
150 /*Chip select 2 - SDRAM*/
151 #define CONFIG_SYS_BR2_PRELIM 0xf0001861
152 #define CONFIG_SYS_OR2_PRELIM 0xfc006901
154 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
155 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
156 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
157 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
160 * Common settings for all Local Bus SDRAM commands.
161 * At run time, either BSMA1516 (for CPU 1.1)
162 * or BSMA1617 (for CPU 1.0) (old)
165 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
175 * The bcsr registers are connected to CS3 on MDS.
176 * The new memory map places bcsr at 0xf8000000.
179 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
180 * port-size = 8-bits = BR[19:20] = 01
181 * no parity checking = BR[21:22] = 00
182 * GPMC for MSEL = BR[24:26] = 000
185 * 0 4 8 12 16 20 24 28
186 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
189 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
190 * disable buffer ctrl OR[19] = 0
194 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
198 * EAD extra time OR[31] = 1
200 * 0 4 8 12 16 20 24 28
201 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
203 #define CONFIG_SYS_BCSR (0xf8000000)
205 /*Chip slelect 4 - PIB*/
206 #define CONFIG_SYS_BR4_PRELIM 0xf8008801
207 #define CONFIG_SYS_OR4_PRELIM 0xffffe9f7
209 /*Chip select 5 - PIB*/
210 #define CONFIG_SYS_BR5_PRELIM 0xf8010801
211 #define CONFIG_SYS_OR5_PRELIM 0xffff69f7
213 #define CONFIG_SYS_INIT_RAM_LOCK 1
214 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
215 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
217 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
218 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
220 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
221 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
224 #define CONFIG_CONS_INDEX 1
225 #define CONFIG_SYS_NS16550_SERIAL
226 #define CONFIG_SYS_NS16550_REG_SIZE 1
227 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
229 #define CONFIG_SYS_BAUDRATE_TABLE \
230 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
232 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
233 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
238 #define CONFIG_SYS_I2C
239 #define CONFIG_SYS_I2C_FSL
240 #define CONFIG_SYS_FSL_I2C_SPEED 400000
241 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
242 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
243 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
244 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
245 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
246 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
247 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x52
251 * Memory Addresses are mapped 1-1. I/O is mapped from 0
253 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
254 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
255 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
256 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
257 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
258 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
259 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
260 #define CONFIG_SYS_PCI1_IO_SIZE 0x00800000 /* 8M */
262 #define CONFIG_SYS_PCIE1_NAME "Slot"
263 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
264 #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
265 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
266 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
267 #define CONFIG_SYS_PCIE1_IO_VIRT 0xe2800000
268 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
269 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe2800000
270 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000 /* 8M */
272 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xC0000000
273 #define CONFIG_SYS_SRIO1_MEM_BUS 0xC0000000
274 #define CONFIG_SYS_SRIO1_MEM_PHYS CONFIG_SYS_SRIO1_MEM_BUS
275 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
279 * QE UEC ethernet configuration
281 #define CONFIG_UEC_ETH
282 #ifndef CONFIG_TSEC_ENET
283 #define CONFIG_ETHPRIME "UEC0"
285 #define CONFIG_PHY_MODE_NEED_CHANGE
286 #define CONFIG_eTSEC_MDIO_BUS
288 #ifdef CONFIG_eTSEC_MDIO_BUS
289 #define CONFIG_MIIM_ADDRESS 0xE0024520
292 #define CONFIG_UEC_ETH1 /* GETH1 */
294 #ifdef CONFIG_UEC_ETH1
295 #define CONFIG_SYS_UEC1_UCC_NUM 0 /* UCC1 */
296 #define CONFIG_SYS_UEC1_RX_CLK QE_CLK_NONE
297 #define CONFIG_SYS_UEC1_TX_CLK QE_CLK16
298 #define CONFIG_SYS_UEC1_ETH_TYPE GIGA_ETH
299 #define CONFIG_SYS_UEC1_PHY_ADDR 7
300 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
301 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
304 #define CONFIG_UEC_ETH2 /* GETH2 */
306 #ifdef CONFIG_UEC_ETH2
307 #define CONFIG_SYS_UEC2_UCC_NUM 1 /* UCC2 */
308 #define CONFIG_SYS_UEC2_RX_CLK QE_CLK_NONE
309 #define CONFIG_SYS_UEC2_TX_CLK QE_CLK16
310 #define CONFIG_SYS_UEC2_ETH_TYPE GIGA_ETH
311 #define CONFIG_SYS_UEC2_PHY_ADDR 1
312 #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
313 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
315 #endif /* CONFIG_QE */
317 #if defined(CONFIG_PCI)
319 #define CONFIG_PCI_PNP /* do pci plug-and-play */
321 #undef CONFIG_EEPRO100
324 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
325 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
327 #endif /* CONFIG_PCI */
329 #if defined(CONFIG_TSEC_ENET)
331 #define CONFIG_MII 1 /* MII PHY management */
332 #define CONFIG_TSEC1 1
333 #define CONFIG_TSEC1_NAME "eTSEC0"
334 #define CONFIG_TSEC2 1
335 #define CONFIG_TSEC2_NAME "eTSEC1"
337 #define TSEC1_PHY_ADDR 2
338 #define TSEC2_PHY_ADDR 3
340 #define TSEC1_PHYIDX 0
341 #define TSEC2_PHYIDX 0
343 #define TSEC1_FLAGS TSEC_GIGABIT
344 #define TSEC2_FLAGS TSEC_GIGABIT
346 /* Options are: eTSEC[0-1] */
347 #define CONFIG_ETHPRIME "eTSEC0"
349 #endif /* CONFIG_TSEC_ENET */
354 #define CONFIG_ENV_IS_IN_FLASH 1
355 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
356 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
357 #define CONFIG_ENV_SIZE 0x2000
359 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
360 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
365 #define CONFIG_BOOTP_BOOTFILESIZE
366 #define CONFIG_BOOTP_BOOTPATH
367 #define CONFIG_BOOTP_GATEWAY
368 #define CONFIG_BOOTP_HOSTNAME
371 * Command line configuration.
373 #define CONFIG_CMD_IRQ
374 #define CONFIG_CMD_REGINFO
376 #if defined(CONFIG_PCI)
377 #define CONFIG_CMD_PCI
380 #undef CONFIG_WATCHDOG /* watchdog disabled */
383 * Miscellaneous configurable options
385 #define CONFIG_SYS_LONGHELP /* undef to save memory */
386 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
387 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
388 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
389 #if defined(CONFIG_CMD_KGDB)
390 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
392 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
394 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
395 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
396 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
399 * For booting Linux, the board info and command line data
400 * have to be in the first 64 MB of memory, since this is
401 * the maximum mapped by the Linux kernel during initialization.
403 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
404 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
406 #if defined(CONFIG_CMD_KGDB)
407 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
411 * Environment Configuration
414 /* The mac addresses for all ethernet interface */
415 #if defined(CONFIG_TSEC_ENET) || defined(CONFIG_UEC_ETH)
416 #define CONFIG_HAS_ETH0
417 #define CONFIG_HAS_ETH1
418 #define CONFIG_HAS_ETH2
419 #define CONFIG_HAS_ETH3
422 #define CONFIG_IPADDR 192.168.1.253
424 #define CONFIG_HOSTNAME unknown
425 #define CONFIG_ROOTPATH "/nfsroot"
426 #define CONFIG_BOOTFILE "your.uImage"
428 #define CONFIG_SERVERIP 192.168.1.1
429 #define CONFIG_GATEWAYIP 192.168.1.1
430 #define CONFIG_NETMASK 255.255.255.0
432 #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
434 #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
436 #define CONFIG_BAUDRATE 115200
438 #define CONFIG_EXTRA_ENV_SETTINGS \
440 "consoledev=ttyS0\0" \
441 "ramdiskaddr=600000\0" \
442 "ramdiskfile=your.ramdisk.u-boot\0" \
444 "fdtfile=your.fdt.dtb\0" \
445 "nfsargs=setenv bootargs root=/dev/nfs rw " \
446 "nfsroot=$serverip:$rootpath " \
447 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
448 "console=$consoledev,$baudrate $othbootargs\0" \
449 "ramargs=setenv bootargs root=/dev/ram rw " \
450 "console=$consoledev,$baudrate $othbootargs\0" \
452 #define CONFIG_NFSBOOTCOMMAND \
454 "tftp $loadaddr $bootfile;" \
455 "tftp $fdtaddr $fdtfile;" \
456 "bootm $loadaddr - $fdtaddr"
458 #define CONFIG_RAMBOOTCOMMAND \
460 "tftp $ramdiskaddr $ramdiskfile;" \
461 "tftp $loadaddr $bootfile;" \
462 "bootm $loadaddr $ramdiskaddr"
464 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
466 #endif /* __CONFIG_H */