1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2004, 2007, 2010-2011 Freescale Semiconductor.
8 * mpc8548cds board configuration file
10 * Please refer to doc/README.mpc85xxcds for more info.
16 #define CONFIG_SYS_SRIO
17 #define CONFIG_SRIO1 /* SRIO port 1 */
19 #define CONFIG_PCI1 /* PCI controller 1 */
20 #define CONFIG_PCIE1 /* PCIE controller 1 (slot 1) */
22 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
24 #define CONFIG_INTERRUPTS /* enable pci, srio, ddr interrupts */
26 #define CONFIG_FSL_VIA
29 #include <linux/stringify.h>
30 extern unsigned long get_clock_freq(void);
32 #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
35 * These can be toggled for performance analysis, otherwise use default.
37 #define CONFIG_L2_CACHE /* toggle L2 cache */
38 #define CONFIG_BTB /* toggle branch predition */
41 * Only possible on E500 Version 2 or newer cores.
43 #define CONFIG_ENABLE_36BIT_PHYS 1
45 #define CONFIG_SYS_CCSRBAR 0xe0000000
46 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
49 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
50 #define CONFIG_DDR_SPD
52 #define CONFIG_DDR_ECC
53 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER /* DDR controller or DMA? */
54 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
56 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
57 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
59 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
60 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
62 /* I2C addresses of SPD EEPROMs */
63 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
65 /* Make sure required options are set */
66 #ifndef CONFIG_SPD_EEPROM
67 #error ("CONFIG_SPD_EEPROM is required")
71 * Physical Address Map
74 * 0x0000_0000 0x7fff_ffff DDR 2G cacheable
75 * 0x8000_0000 0x9fff_ffff PCI1 MEM 512M cacheable
76 * 0xa000_0000 0xbfff_ffff PCIe MEM 512M cacheable
77 * 0xc000_0000 0xdfff_ffff RapidIO 512M cacheable
78 * 0xe000_0000 0xe00f_ffff CCSR 1M non-cacheable
79 * 0xe200_0000 0xe20f_ffff PCI1 IO 1M non-cacheable
80 * 0xe300_0000 0xe30f_ffff PCIe IO 1M non-cacheable
81 * 0xf000_0000 0xf3ff_ffff SDRAM 64M cacheable
82 * 0xf800_0000 0xf80f_ffff NVRAM/CADMUS 1M non-cacheable
83 * 0xff00_0000 0xff7f_ffff FLASH (2nd bank) 8M non-cacheable
84 * 0xff80_0000 0xffff_ffff FLASH (boot bank) 8M non-cacheable
87 * 0x00000_0000 0x07fff_ffff DDR 2G cacheable
88 * 0xc0000_0000 0xc1fff_ffff PCI1 MEM 512M cacheable
89 * 0xc2000_0000 0xc3fff_ffff PCIe MEM 512M cacheable
90 * 0xc4000_0000 0xc5fff_ffff RapidIO 512M cacheable
91 * 0xfe000_0000 0xfe00f_ffff CCSR 1M non-cacheable
92 * 0xfe200_0000 0xfe20f_ffff PCI1 IO 1M non-cacheable
93 * 0xfe300_0000 0xfe30f_ffff PCIe IO 1M non-cacheable
94 * 0xff000_0000 0xff3ff_ffff SDRAM 64M cacheable
95 * 0xff800_0000 0xff80f_ffff NVRAM/CADMUS 1M non-cacheable
96 * 0xfff00_0000 0xfff7f_ffff FLASH (2nd bank) 8M non-cacheable
97 * 0xfff80_0000 0xfffff_ffff FLASH (boot bank) 8M non-cacheable
102 * Local Bus Definitions
106 * FLASH on the Local Bus
107 * Two banks, 8M each, using the CFI driver.
108 * Boot from BR0/OR0 bank at 0xff00_0000
109 * Alternate BR1/OR1 bank at 0xff80_0000
112 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
113 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
114 * Port Size = 16 bits = BRx[19:20] = 10
115 * Use GPCM = BRx[24:26] = 000
116 * Valid = BRx[31] = 1
118 * 0 4 8 12 16 20 24 28
119 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
120 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
123 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
124 * Reserved ORx[17:18] = 11, confusion here?
126 * ACS = half cycle delay = ORx[21:22] = 11
127 * SCY = 6 = ORx[24:27] = 0110
128 * TRLX = use relaxed timing = ORx[29] = 1
129 * EAD = use external address latch delay = OR[31] = 1
131 * 0 4 8 12 16 20 24 28
132 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
135 #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
136 #ifdef CONFIG_PHYS_64BIT
137 #define CONFIG_SYS_FLASH_BASE_PHYS 0xfff000000ull
139 #define CONFIG_SYS_FLASH_BASE_PHYS CONFIG_SYS_FLASH_BASE
142 #define CONFIG_SYS_BR0_PRELIM \
143 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS + 0x800000) | BR_PS_16 | BR_V)
144 #define CONFIG_SYS_BR1_PRELIM \
145 (BR_PHYS_ADDR(CONFIG_SYS_FLASH_BASE_PHYS) | BR_PS_16 | BR_V)
147 #define CONFIG_SYS_OR0_PRELIM 0xff806e65
148 #define CONFIG_SYS_OR1_PRELIM 0xff806e65
150 #define CONFIG_SYS_FLASH_BANKS_LIST \
151 {CONFIG_SYS_FLASH_BASE_PHYS + 0x800000, CONFIG_SYS_FLASH_BASE_PHYS}
152 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
153 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
154 #undef CONFIG_SYS_FLASH_CHECKSUM
155 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
156 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
158 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
160 #define CONFIG_SYS_FLASH_EMPTY_INFO
162 #define CONFIG_HWCONFIG /* enable hwconfig */
165 * SDRAM on the Local Bus
167 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
168 #ifdef CONFIG_PHYS_64BIT
169 #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS 0xff0000000ull
171 #define CONFIG_SYS_LBC_SDRAM_BASE_PHYS CONFIG_SYS_LBC_SDRAM_BASE
173 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
176 * Base Register 2 and Option Register 2 configure SDRAM.
177 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
180 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
181 * port-size = 32-bits = BR2[19:20] = 11
182 * no parity checking = BR2[21:22] = 00
183 * SDRAM for MSEL = BR2[24:26] = 011
186 * 0 4 8 12 16 20 24 28
187 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
189 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
190 * FIXME: the top 17 bits of BR2.
193 #define CONFIG_SYS_BR2_PRELIM \
194 (BR_PHYS_ADDR(CONFIG_SYS_LBC_SDRAM_BASE_PHYS) \
195 | BR_PS_32 | (3<<BR_MSEL_SHIFT) | BR_V)
198 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
201 * 64MB mask for AM, OR2[0:7] = 1111 1100
202 * XAM, OR2[17:18] = 11
203 * 9 columns OR2[19-21] = 010
204 * 13 rows OR2[23-25] = 100
205 * EAD set for extra time OR[31] = 1
207 * 0 4 8 12 16 20 24 28
208 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
211 #define CONFIG_SYS_OR2_PRELIM 0xfc006901
213 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
214 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
215 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
216 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
219 * Common settings for all Local Bus SDRAM commands.
220 * At run time, either BSMA1516 (for CPU 1.1)
221 * or BSMA1617 (for CPU 1.0) (old)
224 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
234 * The CADMUS registers are connected to CS3 on CDS.
235 * The new memory map places CADMUS at 0xf8000000.
238 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
239 * port-size = 8-bits = BR[19:20] = 01
240 * no parity checking = BR[21:22] = 00
241 * GPMC for MSEL = BR[24:26] = 000
244 * 0 4 8 12 16 20 24 28
245 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
248 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
249 * disable buffer ctrl OR[19] = 0
253 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
257 * EAD extra time OR[31] = 1
259 * 0 4 8 12 16 20 24 28
260 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
263 #define CONFIG_FSL_CADMUS
265 #define CADMUS_BASE_ADDR 0xf8000000
266 #ifdef CONFIG_PHYS_64BIT
267 #define CADMUS_BASE_ADDR_PHYS 0xff8000000ull
269 #define CADMUS_BASE_ADDR_PHYS CADMUS_BASE_ADDR
271 #define CONFIG_SYS_BR3_PRELIM \
272 (BR_PHYS_ADDR(CADMUS_BASE_ADDR_PHYS) | BR_PS_8 | BR_V)
273 #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
275 #define CONFIG_SYS_INIT_RAM_LOCK 1
276 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
277 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
279 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
280 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
282 #define CONFIG_SYS_MONITOR_LEN (512 * 1024)
283 #define CONFIG_SYS_MALLOC_LEN (1024 * 1024) /* Reserved for malloc */
286 #define CONFIG_SYS_NS16550_SERIAL
287 #define CONFIG_SYS_NS16550_REG_SIZE 1
288 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
290 #define CONFIG_SYS_BAUDRATE_TABLE \
291 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
293 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
294 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
299 #if !CONFIG_IS_ENABLED(DM_I2C)
300 #define CONFIG_SYS_I2C
301 #define CONFIG_SYS_FSL_I2C_SPEED 400000
302 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
303 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
304 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
306 #define CONFIG_SYS_SPD_BUS_NUM 0
307 #define CONFIG_I2C_SET_DEFAULT_BUS_NUM
308 #define CONFIG_I2C_DEFAULT_BUS_NUMBER 0
310 #define CONFIG_SYS_I2C_FSL
313 #define CONFIG_ID_EEPROM
314 #define CONFIG_SYS_I2C_EEPROM_CCID
315 #define CONFIG_SYS_ID_EEPROM
316 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
317 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
321 * Memory space is mapped 1-1, but I/O space must start from 0.
323 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
324 #ifdef CONFIG_PHYS_64BIT
325 #define CONFIG_SYS_PCI1_MEM_BUS 0xe0000000
326 #define CONFIG_SYS_PCI1_MEM_PHYS 0xc00000000ull
328 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
329 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
331 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
332 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
333 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
334 #ifdef CONFIG_PHYS_64BIT
335 #define CONFIG_SYS_PCI1_IO_PHYS 0xfe2000000ull
337 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
339 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
342 #define CONFIG_SYS_PCIE1_MEM_VIRT 0xa0000000
343 #ifdef CONFIG_PHYS_64BIT
344 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xc20000000ull
346 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xa0000000
348 #define CONFIG_SYS_PCIE1_IO_VIRT 0xe3000000
349 #ifdef CONFIG_PHYS_64BIT
350 #define CONFIG_SYS_PCIE1_IO_PHYS 0xfe3000000ull
352 #define CONFIG_SYS_PCIE1_IO_PHYS 0xe3000000
359 #define CONFIG_SYS_SRIO1_MEM_VIRT 0xc0000000
360 #ifdef CONFIG_PHYS_64BIT
361 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc40000000ull
363 #define CONFIG_SYS_SRIO1_MEM_PHYS 0xc0000000
365 #define CONFIG_SYS_SRIO1_MEM_SIZE 0x20000000 /* 512M */
375 #if defined(CONFIG_PCI)
377 #if !defined(CONFIG_DM_PCI)
378 #define CONFIG_FSL_PCI_INIT 1 /* Use common FSL init code */
379 #define CONFIG_PCI_INDIRECT_BRIDGE 1
380 #define CONFIG_SYS_PCIE1_NAME "Slot"
381 #ifdef CONFIG_PHYS_64BIT
382 #define CONFIG_SYS_PCIE1_MEM_BUS 0xe0000000
384 #define CONFIG_SYS_PCIE1_MEM_BUS 0xa0000000
386 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x20000000 /* 512M */
387 #define CONFIG_SYS_PCIE1_IO_BUS 0x00000000
388 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00100000 /* 1M */
391 #define CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
393 #endif /* CONFIG_PCI */
395 #if defined(CONFIG_TSEC_ENET)
397 #define CONFIG_TSEC1 1
398 #define CONFIG_TSEC1_NAME "eTSEC0"
399 #define CONFIG_TSEC2 1
400 #define CONFIG_TSEC2_NAME "eTSEC1"
401 #define CONFIG_TSEC3 1
402 #define CONFIG_TSEC3_NAME "eTSEC2"
404 #define CONFIG_TSEC4_NAME "eTSEC3"
405 #undef CONFIG_MPC85XX_FEC
407 #define TSEC1_PHY_ADDR 0
408 #define TSEC2_PHY_ADDR 1
409 #define TSEC3_PHY_ADDR 2
410 #define TSEC4_PHY_ADDR 3
412 #define TSEC1_PHYIDX 0
413 #define TSEC2_PHYIDX 0
414 #define TSEC3_PHYIDX 0
415 #define TSEC4_PHYIDX 0
416 #define TSEC1_FLAGS TSEC_GIGABIT
417 #define TSEC2_FLAGS TSEC_GIGABIT
418 #define TSEC3_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
419 #define TSEC4_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
421 /* Options are: eTSEC[0-3] */
422 #define CONFIG_ETHPRIME "eTSEC0"
423 #endif /* CONFIG_TSEC_ENET */
429 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
430 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
435 #define CONFIG_BOOTP_BOOTFILESIZE
437 #undef CONFIG_WATCHDOG /* watchdog disabled */
440 * Miscellaneous configurable options
442 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
445 * For booting Linux, the board info and command line data
446 * have to be in the first 64 MB of memory, since this is
447 * the maximum mapped by the Linux kernel during initialization.
449 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
450 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
452 #if defined(CONFIG_CMD_KGDB)
453 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
457 * Environment Configuration
459 #if defined(CONFIG_TSEC_ENET)
460 #define CONFIG_HAS_ETH0
461 #define CONFIG_HAS_ETH1
462 #define CONFIG_HAS_ETH2
463 #define CONFIG_HAS_ETH3
466 #define CONFIG_IPADDR 192.168.1.253
468 #define CONFIG_HOSTNAME "unknown"
469 #define CONFIG_ROOTPATH "/nfsroot"
470 #define CONFIG_BOOTFILE "8548cds/uImage.uboot"
471 #define CONFIG_UBOOTPATH 8548cds/u-boot.bin /* TFTP server */
473 #define CONFIG_SERVERIP 192.168.1.1
474 #define CONFIG_GATEWAYIP 192.168.1.1
475 #define CONFIG_NETMASK 255.255.255.0
477 #define CONFIG_LOADADDR 1000000 /*default location for tftp and bootm*/
479 #define CONFIG_EXTRA_ENV_SETTINGS \
480 "hwconfig=fsl_ddr:ecc=off\0" \
482 "uboot=" __stringify(CONFIG_UBOOTPATH) "\0" \
483 "tftpflash=tftpboot $loadaddr $uboot; " \
484 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
486 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
488 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
490 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
492 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
494 "consoledev=ttyS1\0" \
495 "ramdiskaddr=2000000\0" \
496 "ramdiskfile=ramdisk.uboot\0" \
497 "fdtaddr=1e00000\0" \
498 "fdtfile=mpc8548cds.dtb\0"
500 #define CONFIG_NFSBOOTCOMMAND \
501 "setenv bootargs root=/dev/nfs rw " \
502 "nfsroot=$serverip:$rootpath " \
503 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
504 "console=$consoledev,$baudrate $othbootargs;" \
505 "tftp $loadaddr $bootfile;" \
506 "tftp $fdtaddr $fdtfile;" \
507 "bootm $loadaddr - $fdtaddr"
509 #define CONFIG_RAMBOOTCOMMAND \
510 "setenv bootargs root=/dev/ram rw " \
511 "console=$consoledev,$baudrate $othbootargs;" \
512 "tftp $ramdiskaddr $ramdiskfile;" \
513 "tftp $loadaddr $bootfile;" \
514 "tftp $fdtaddr $fdtfile;" \
515 "bootm $loadaddr $ramdiskaddr $fdtaddr"
517 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
519 #endif /* __CONFIG_H */