1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright 2004, 2011 Freescale Semiconductor.
7 * mpc8541cds board configuration file
9 * Please refer to doc/README.mpc85xxcds for more info.
15 /* High Level Configuration Options */
16 #define CONFIG_CPM2 1 /* has CPM2 */
18 #define CONFIG_PCI_INDIRECT_BRIDGE
19 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
20 #define CONFIG_ENV_OVERWRITE
22 #define CONFIG_FSL_VIA
25 extern unsigned long get_clock_freq(void);
27 #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
30 * These can be toggled for performance analysis, otherwise use default.
32 #define CONFIG_L2_CACHE /* toggle L2 cache */
33 #define CONFIG_BTB /* toggle branch predition */
35 #define CONFIG_SYS_CCSRBAR 0xe0000000
36 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
39 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
40 #define CONFIG_DDR_SPD
42 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
44 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
45 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
47 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
48 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
50 /* I2C addresses of SPD EEPROMs */
51 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
54 * Make sure required options are set
56 #ifndef CONFIG_SPD_EEPROM
57 #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
60 #undef CONFIG_CLOCKS_IN_MHZ
63 * Local Bus Definitions
67 * FLASH on the Local Bus
68 * Two banks, 8M each, using the CFI driver.
69 * Boot from BR0/OR0 bank at 0xff00_0000
70 * Alternate BR1/OR1 bank at 0xff80_0000
73 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
74 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
75 * Port Size = 16 bits = BRx[19:20] = 10
76 * Use GPCM = BRx[24:26] = 000
79 * 0 4 8 12 16 20 24 28
80 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
81 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
84 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
85 * Reserved ORx[17:18] = 11, confusion here?
87 * ACS = half cycle delay = ORx[21:22] = 11
88 * SCY = 6 = ORx[24:27] = 0110
89 * TRLX = use relaxed timing = ORx[29] = 1
90 * EAD = use external address latch delay = OR[31] = 1
92 * 0 4 8 12 16 20 24 28
93 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
96 #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
98 #define CONFIG_SYS_BR0_PRELIM 0xff801001
99 #define CONFIG_SYS_BR1_PRELIM 0xff001001
101 #define CONFIG_SYS_OR0_PRELIM 0xff806e65
102 #define CONFIG_SYS_OR1_PRELIM 0xff806e65
104 #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
105 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
106 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
107 #undef CONFIG_SYS_FLASH_CHECKSUM
108 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
109 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
111 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
113 #define CONFIG_SYS_FLASH_EMPTY_INFO
116 * SDRAM on the Local Bus
118 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
119 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
122 * Base Register 2 and Option Register 2 configure SDRAM.
123 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
126 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
127 * port-size = 32-bits = BR2[19:20] = 11
128 * no parity checking = BR2[21:22] = 00
129 * SDRAM for MSEL = BR2[24:26] = 011
132 * 0 4 8 12 16 20 24 28
133 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
135 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
136 * FIXME: the top 17 bits of BR2.
139 #define CONFIG_SYS_BR2_PRELIM 0xf0001861
142 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
145 * 64MB mask for AM, OR2[0:7] = 1111 1100
146 * XAM, OR2[17:18] = 11
147 * 9 columns OR2[19-21] = 010
148 * 13 rows OR2[23-25] = 100
149 * EAD set for extra time OR[31] = 1
151 * 0 4 8 12 16 20 24 28
152 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
155 #define CONFIG_SYS_OR2_PRELIM 0xfc006901
157 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
158 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
159 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
160 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
163 * Common settings for all Local Bus SDRAM commands.
164 * At run time, either BSMA1516 (for CPU 1.1)
165 * or BSMA1617 (for CPU 1.0) (old)
168 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_RFCR16 \
178 * The CADMUS registers are connected to CS3 on CDS.
179 * The new memory map places CADMUS at 0xf8000000.
182 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
183 * port-size = 8-bits = BR[19:20] = 01
184 * no parity checking = BR[21:22] = 00
185 * GPMC for MSEL = BR[24:26] = 000
188 * 0 4 8 12 16 20 24 28
189 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
192 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
193 * disable buffer ctrl OR[19] = 0
197 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
201 * EAD extra time OR[31] = 1
203 * 0 4 8 12 16 20 24 28
204 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
207 #define CONFIG_FSL_CADMUS
209 #define CADMUS_BASE_ADDR 0xf8000000
210 #define CONFIG_SYS_BR3_PRELIM 0xf8000801
211 #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
213 #define CONFIG_SYS_INIT_RAM_LOCK 1
214 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
215 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
217 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
218 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
220 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
221 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
224 #define CONFIG_SYS_NS16550_SERIAL
225 #define CONFIG_SYS_NS16550_REG_SIZE 1
226 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
228 #define CONFIG_SYS_BAUDRATE_TABLE \
229 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
231 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
232 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
237 #define CONFIG_SYS_I2C
238 #define CONFIG_SYS_I2C_FSL
239 #define CONFIG_SYS_FSL_I2C_SPEED 400000
240 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
241 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
242 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
245 #define CONFIG_ID_EEPROM
246 #define CONFIG_SYS_I2C_EEPROM_CCID
247 #define CONFIG_SYS_ID_EEPROM
248 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
249 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
253 * Memory space is mapped 1-1, but I/O space must start from 0.
255 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
256 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
257 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
258 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
259 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
260 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
261 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
262 #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
264 #define CONFIG_SYS_PCI2_MEM_VIRT 0xa0000000
265 #define CONFIG_SYS_PCI2_MEM_BUS 0xa0000000
266 #define CONFIG_SYS_PCI2_MEM_PHYS 0xa0000000
267 #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
268 #define CONFIG_SYS_PCI2_IO_VIRT 0xe2100000
269 #define CONFIG_SYS_PCI2_IO_BUS 0x00000000
270 #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
271 #define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */
281 #if defined(CONFIG_PCI)
283 #define CONFIG_MPC85XX_PCI2
285 #undef CONFIG_EEPRO100
288 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
289 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
291 #endif /* CONFIG_PCI */
293 #if defined(CONFIG_TSEC_ENET)
295 #define CONFIG_TSEC1 1
296 #define CONFIG_TSEC1_NAME "TSEC0"
297 #define CONFIG_TSEC2 1
298 #define CONFIG_TSEC2_NAME "TSEC1"
299 #define TSEC1_PHY_ADDR 0
300 #define TSEC2_PHY_ADDR 1
301 #define TSEC1_PHYIDX 0
302 #define TSEC2_PHYIDX 0
303 #define TSEC1_FLAGS TSEC_GIGABIT
304 #define TSEC2_FLAGS TSEC_GIGABIT
306 /* Options are: TSEC[0-1] */
307 #define CONFIG_ETHPRIME "TSEC0"
309 #endif /* CONFIG_TSEC_ENET */
315 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
316 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
321 #define CONFIG_BOOTP_BOOTFILESIZE
323 #undef CONFIG_WATCHDOG /* watchdog disabled */
326 * Miscellaneous configurable options
328 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
331 * For booting Linux, the board info and command line data
332 * have to be in the first 64 MB of memory, since this is
333 * the maximum mapped by the Linux kernel during initialization.
335 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
336 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
338 #if defined(CONFIG_CMD_KGDB)
339 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
343 * Environment Configuration
346 /* The mac addresses for all ethernet interface */
347 #if defined(CONFIG_TSEC_ENET)
348 #define CONFIG_HAS_ETH0
349 #define CONFIG_HAS_ETH1
350 #define CONFIG_HAS_ETH2
353 #define CONFIG_IPADDR 192.168.1.253
355 #define CONFIG_HOSTNAME "unknown"
356 #define CONFIG_ROOTPATH "/nfsroot"
357 #define CONFIG_BOOTFILE "your.uImage"
359 #define CONFIG_SERVERIP 192.168.1.1
360 #define CONFIG_GATEWAYIP 192.168.1.1
361 #define CONFIG_NETMASK 255.255.255.0
363 #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
365 #define CONFIG_EXTRA_ENV_SETTINGS \
367 "consoledev=ttyS1\0" \
368 "ramdiskaddr=600000\0" \
369 "ramdiskfile=your.ramdisk.u-boot\0" \
371 "fdtfile=your.fdt.dtb\0"
373 #define CONFIG_NFSBOOTCOMMAND \
374 "setenv bootargs root=/dev/nfs rw " \
375 "nfsroot=$serverip:$rootpath " \
376 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
377 "console=$consoledev,$baudrate $othbootargs;" \
378 "tftp $loadaddr $bootfile;" \
379 "tftp $fdtaddr $fdtfile;" \
380 "bootm $loadaddr - $fdtaddr"
382 #define CONFIG_RAMBOOTCOMMAND \
383 "setenv bootargs root=/dev/ram rw " \
384 "console=$consoledev,$baudrate $othbootargs;" \
385 "tftp $ramdiskaddr $ramdiskfile;" \
386 "tftp $loadaddr $bootfile;" \
387 "bootm $loadaddr $ramdiskaddr"
389 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
391 #endif /* __CONFIG_H */