2 * Copyright 2004 Freescale Semiconductor.
4 * See file CREDITS for list of people who contributed to this
7 * This program is free software; you can redistribute it and/or
8 * modify it under the terms of the GNU General Public License as
9 * published by the Free Software Foundation; either version 2 of
10 * the License, or (at your option) any later version.
12 * This program is distributed in the hope that it will be useful,
13 * but WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
15 * GNU General Public License for more details.
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
24 * mpc8541cds board configuration file
26 * Please refer to doc/README.mpc85xxcds for more info.
32 /* High Level Configuration Options */
33 #define CONFIG_BOOKE 1 /* BOOKE */
34 #define CONFIG_E500 1 /* BOOKE e500 family */
35 #define CONFIG_MPC85xx 1 /* MPC8540/60/55/41 */
36 #define CONFIG_CPM2 1 /* has CPM2 */
37 #define CONFIG_MPC8541 1 /* MPC8541 specific */
38 #define CONFIG_MPC8541CDS 1 /* MPC8541CDS board specific */
41 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
42 #define CONFIG_TSEC_ENET /* tsec ethernet support */
43 #define CONFIG_ENV_OVERWRITE
45 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
47 #define CONFIG_FSL_VIA
50 * When initializing flash, if we cannot find the manufacturer ID,
51 * assume this is the AMD flash associated with the CDS board.
52 * This allows booting from a promjet.
54 #define CONFIG_ASSUME_AMD_FLASH
57 extern unsigned long get_clock_freq(void);
59 #define CONFIG_SYS_CLK_FREQ get_clock_freq() /* sysclk for MPC85xx */
62 * These can be toggled for performance analysis, otherwise use default.
64 #define CONFIG_L2_CACHE /* toggle L2 cache */
65 #define CONFIG_BTB /* toggle branch predition */
66 #define CONFIG_ADDR_STREAMING /* toggle addr streaming */
68 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest works on */
69 #define CONFIG_SYS_MEMTEST_END 0x00400000
72 * Base addresses -- Note these are effective addresses where the
73 * actual resources get mapped (not physical addresses)
75 #define CONFIG_SYS_CCSRBAR_DEFAULT 0xff700000 /* CCSRBAR Default */
76 #define CONFIG_SYS_CCSRBAR 0xe0000000 /* relocated CCSRBAR */
77 #define CONFIG_SYS_CCSRBAR_PHYS CONFIG_SYS_CCSRBAR /* physical addr of CCSRBAR */
78 #define CONFIG_SYS_IMMR CONFIG_SYS_CCSRBAR /* PQII uses CONFIG_SYS_IMMR */
81 #define CONFIG_FSL_DDR1
82 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
83 #define CONFIG_DDR_SPD
84 #undef CONFIG_FSL_DDR_INTERACTIVE
86 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
88 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
89 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
91 #define CONFIG_NUM_DDR_CONTROLLERS 1
92 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
93 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
95 /* I2C addresses of SPD EEPROMs */
96 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
99 * Make sure required options are set
101 #ifndef CONFIG_SPD_EEPROM
102 #error ("CONFIG_SPD_EEPROM is required by MPC85555CDS")
105 #undef CONFIG_CLOCKS_IN_MHZ
108 * Local Bus Definitions
112 * FLASH on the Local Bus
113 * Two banks, 8M each, using the CFI driver.
114 * Boot from BR0/OR0 bank at 0xff00_0000
115 * Alternate BR1/OR1 bank at 0xff80_0000
118 * Base address 0 = 0xff00_0000 = BR0[0:16] = 1111 1111 0000 0000 0
119 * Base address 1 = 0xff80_0000 = BR1[0:16] = 1111 1111 1000 0000 0
120 * Port Size = 16 bits = BRx[19:20] = 10
121 * Use GPCM = BRx[24:26] = 000
122 * Valid = BRx[31] = 1
124 * 0 4 8 12 16 20 24 28
125 * 1111 1111 1000 0000 0001 0000 0000 0001 = ff801001 BR0
126 * 1111 1111 0000 0000 0001 0000 0000 0001 = ff001001 BR1
129 * Addr Mask = 8M = ORx[0:16] = 1111 1111 1000 0000 0
130 * Reserved ORx[17:18] = 11, confusion here?
132 * ACS = half cycle delay = ORx[21:22] = 11
133 * SCY = 6 = ORx[24:27] = 0110
134 * TRLX = use relaxed timing = ORx[29] = 1
135 * EAD = use external address latch delay = OR[31] = 1
137 * 0 4 8 12 16 20 24 28
138 * 1111 1111 1000 0000 0110 1110 0110 0101 = ff806e65 ORx
141 #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 8M */
143 #define CONFIG_SYS_BR0_PRELIM 0xff801001
144 #define CONFIG_SYS_BR1_PRELIM 0xff001001
146 #define CONFIG_SYS_OR0_PRELIM 0xff806e65
147 #define CONFIG_SYS_OR1_PRELIM 0xff806e65
149 #define CONFIG_SYS_FLASH_BANKS_LIST {0xff800000, CONFIG_SYS_FLASH_BASE}
150 #define CONFIG_SYS_MAX_FLASH_BANKS 2 /* number of banks */
151 #define CONFIG_SYS_MAX_FLASH_SECT 128 /* sectors per device */
152 #undef CONFIG_SYS_FLASH_CHECKSUM
153 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
154 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
156 #define CONFIG_SYS_MONITOR_BASE TEXT_BASE /* start of monitor */
158 #define CONFIG_FLASH_CFI_DRIVER
159 #define CONFIG_SYS_FLASH_CFI
160 #define CONFIG_SYS_FLASH_EMPTY_INFO
164 * SDRAM on the Local Bus
166 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
167 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
170 * Base Register 2 and Option Register 2 configure SDRAM.
171 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
174 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
175 * port-size = 32-bits = BR2[19:20] = 11
176 * no parity checking = BR2[21:22] = 00
177 * SDRAM for MSEL = BR2[24:26] = 011
180 * 0 4 8 12 16 20 24 28
181 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
183 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
184 * FIXME: the top 17 bits of BR2.
187 #define CONFIG_SYS_BR2_PRELIM 0xf0001861
190 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
193 * 64MB mask for AM, OR2[0:7] = 1111 1100
194 * XAM, OR2[17:18] = 11
195 * 9 columns OR2[19-21] = 010
196 * 13 rows OR2[23-25] = 100
197 * EAD set for extra time OR[31] = 1
199 * 0 4 8 12 16 20 24 28
200 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
203 #define CONFIG_SYS_OR2_PRELIM 0xfc006901
205 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
206 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
207 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
208 #define CONFIG_SYS_LBC_MRTPR 0x00000000 /* LB refresh timer prescal*/
213 #define CONFIG_SYS_LBC_LSDMR_RFEN (1 << (31 - 1))
214 #define CONFIG_SYS_LBC_LSDMR_BSMA1516 (3 << (31 - 10))
215 #define CONFIG_SYS_LBC_LSDMR_BSMA1617 (4 << (31 - 10))
216 #define CONFIG_SYS_LBC_LSDMR_RFCR16 (7 << (31 - 16))
217 #define CONFIG_SYS_LBC_LSDMR_PRETOACT7 (7 << (31 - 19))
218 #define CONFIG_SYS_LBC_LSDMR_ACTTORW7 (7 << (31 - 22))
219 #define CONFIG_SYS_LBC_LSDMR_ACTTORW6 (6 << (31 - 22))
220 #define CONFIG_SYS_LBC_LSDMR_BL8 (1 << (31 - 23))
221 #define CONFIG_SYS_LBC_LSDMR_WRC4 (0 << (31 - 27))
222 #define CONFIG_SYS_LBC_LSDMR_CL3 (3 << (31 - 31))
224 #define CONFIG_SYS_LBC_LSDMR_OP_NORMAL (0 << (31 - 4))
225 #define CONFIG_SYS_LBC_LSDMR_OP_ARFRSH (1 << (31 - 4))
226 #define CONFIG_SYS_LBC_LSDMR_OP_SRFRSH (2 << (31 - 4))
227 #define CONFIG_SYS_LBC_LSDMR_OP_MRW (3 << (31 - 4))
228 #define CONFIG_SYS_LBC_LSDMR_OP_PRECH (4 << (31 - 4))
229 #define CONFIG_SYS_LBC_LSDMR_OP_PCHALL (5 << (31 - 4))
230 #define CONFIG_SYS_LBC_LSDMR_OP_ACTBNK (6 << (31 - 4))
231 #define CONFIG_SYS_LBC_LSDMR_OP_RWINV (7 << (31 - 4))
234 * Common settings for all Local Bus SDRAM commands.
235 * At run time, either BSMA1516 (for CPU 1.1)
236 * or BSMA1617 (for CPU 1.0) (old)
239 #define CONFIG_SYS_LBC_LSDMR_COMMON ( CONFIG_SYS_LBC_LSDMR_RFCR16 \
240 | CONFIG_SYS_LBC_LSDMR_PRETOACT7 \
241 | CONFIG_SYS_LBC_LSDMR_ACTTORW7 \
242 | CONFIG_SYS_LBC_LSDMR_BL8 \
243 | CONFIG_SYS_LBC_LSDMR_WRC4 \
244 | CONFIG_SYS_LBC_LSDMR_CL3 \
245 | CONFIG_SYS_LBC_LSDMR_RFEN \
249 * The CADMUS registers are connected to CS3 on CDS.
250 * The new memory map places CADMUS at 0xf8000000.
253 * Base address of 0xf8000000 = BR[0:16] = 1111 1000 0000 0000 0
254 * port-size = 8-bits = BR[19:20] = 01
255 * no parity checking = BR[21:22] = 00
256 * GPMC for MSEL = BR[24:26] = 000
259 * 0 4 8 12 16 20 24 28
260 * 1111 1000 0000 0000 0000 1000 0000 0001 = f8000801
263 * 1 MB mask for AM, OR[0:16] = 1111 1111 1111 0000 0
264 * disable buffer ctrl OR[19] = 0
268 * SCY 15 wait states OR[24:27] = 1111 max is suboptimal but safe
272 * EAD extra time OR[31] = 1
274 * 0 4 8 12 16 20 24 28
275 * 1111 1111 1111 0000 0000 1111 1111 0111 = fff00ff7
278 #define CONFIG_FSL_CADMUS
280 #define CADMUS_BASE_ADDR 0xf8000000
281 #define CONFIG_SYS_BR3_PRELIM 0xf8000801
282 #define CONFIG_SYS_OR3_PRELIM 0xfff00ff7
284 #define CONFIG_L1_INIT_RAM
285 #define CONFIG_SYS_INIT_RAM_LOCK 1
286 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
287 #define CONFIG_SYS_INIT_RAM_END 0x4000 /* End of used area in RAM */
289 #define CONFIG_SYS_GBL_DATA_SIZE 128 /* num bytes initial data */
290 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_END - CONFIG_SYS_GBL_DATA_SIZE)
291 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
293 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
294 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
297 #define CONFIG_CONS_INDEX 2
298 #undef CONFIG_SERIAL_SOFTWARE_FIFO
299 #define CONFIG_SYS_NS16550
300 #define CONFIG_SYS_NS16550_SERIAL
301 #define CONFIG_SYS_NS16550_REG_SIZE 1
302 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
304 #define CONFIG_SYS_BAUDRATE_TABLE \
305 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
307 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
308 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
310 /* Use the HUSH parser */
311 #define CONFIG_SYS_HUSH_PARSER
312 #ifdef CONFIG_SYS_HUSH_PARSER
313 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
316 /* pass open firmware flat tree */
317 #define CONFIG_OF_LIBFDT 1
318 #define CONFIG_OF_BOARD_SETUP 1
319 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
321 #define CONFIG_SYS_64BIT_VSPRINTF 1
322 #define CONFIG_SYS_64BIT_STRTOUL 1
327 #define CONFIG_FSL_I2C /* Use FSL common I2C driver */
328 #define CONFIG_HARD_I2C /* I2C with hardware support*/
329 #undef CONFIG_SOFT_I2C /* I2C bit-banged */
330 #define CONFIG_SYS_I2C_SPEED 400000 /* I2C speed and slave address */
331 #define CONFIG_SYS_I2C_SLAVE 0x7F
332 #define CONFIG_SYS_I2C_NOPROBES {0x69} /* Don't probe these addrs */
333 #define CONFIG_SYS_I2C_OFFSET 0x3000
336 #define CONFIG_ID_EEPROM
337 #define CONFIG_SYS_I2C_EEPROM_CCID
338 #define CONFIG_SYS_ID_EEPROM
339 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x57
340 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 2
344 * Memory space is mapped 1-1, but I/O space must start from 0.
346 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
347 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
348 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
349 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
350 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
351 #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
353 #define CONFIG_SYS_PCI2_MEM_BASE 0xa0000000
354 #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
355 #define CONFIG_SYS_PCI2_MEM_SIZE 0x20000000 /* 512M */
356 #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
357 #define CONFIG_SYS_PCI2_IO_PHYS 0xe2100000
358 #define CONFIG_SYS_PCI2_IO_SIZE 0x100000 /* 1M */
368 #if defined(CONFIG_PCI)
370 #define CONFIG_MPC85XX_PCI2
371 #define CONFIG_NET_MULTI
372 #define CONFIG_PCI_PNP /* do pci plug-and-play */
374 #undef CONFIG_EEPRO100
377 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
378 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
380 #endif /* CONFIG_PCI */
383 #if defined(CONFIG_TSEC_ENET)
385 #ifndef CONFIG_NET_MULTI
386 #define CONFIG_NET_MULTI 1
389 #define CONFIG_MII 1 /* MII PHY management */
390 #define CONFIG_TSEC1 1
391 #define CONFIG_TSEC1_NAME "TSEC0"
392 #define CONFIG_TSEC2 1
393 #define CONFIG_TSEC2_NAME "TSEC1"
394 #define TSEC1_PHY_ADDR 0
395 #define TSEC2_PHY_ADDR 1
396 #define TSEC1_PHYIDX 0
397 #define TSEC2_PHYIDX 0
398 #define TSEC1_FLAGS TSEC_GIGABIT
399 #define TSEC2_FLAGS TSEC_GIGABIT
401 /* Options are: TSEC[0-1] */
402 #define CONFIG_ETHPRIME "TSEC0"
404 #endif /* CONFIG_TSEC_ENET */
409 #define CONFIG_ENV_IS_IN_FLASH 1
410 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
411 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
412 #define CONFIG_ENV_SIZE 0x2000
414 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
415 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
420 #define CONFIG_BOOTP_BOOTFILESIZE
421 #define CONFIG_BOOTP_BOOTPATH
422 #define CONFIG_BOOTP_GATEWAY
423 #define CONFIG_BOOTP_HOSTNAME
427 * Command line configuration.
429 #include <config_cmd_default.h>
431 #define CONFIG_CMD_PING
432 #define CONFIG_CMD_I2C
433 #define CONFIG_CMD_MII
434 #define CONFIG_CMD_ELF
435 #define CONFIG_CMD_IRQ
436 #define CONFIG_CMD_SETEXPR
438 #if defined(CONFIG_PCI)
439 #define CONFIG_CMD_PCI
443 #undef CONFIG_WATCHDOG /* watchdog disabled */
446 * Miscellaneous configurable options
448 #define CONFIG_SYS_LONGHELP /* undef to save memory */
449 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
450 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
451 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
452 #if defined(CONFIG_CMD_KGDB)
453 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
455 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
457 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
458 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
459 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
460 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1ms ticks */
463 * For booting Linux, the board info and command line data
464 * have to be in the first 8 MB of memory, since this is
465 * the maximum mapped by the Linux kernel during initialization.
467 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux*/
470 * Internal Definitions
474 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
475 #define BOOTFLAG_WARM 0x02 /* Software reboot */
477 #if defined(CONFIG_CMD_KGDB)
478 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
479 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
483 * Environment Configuration
486 /* The mac addresses for all ethernet interface */
487 #if defined(CONFIG_TSEC_ENET)
488 #define CONFIG_HAS_ETH0
489 #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
490 #define CONFIG_HAS_ETH1
491 #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
492 #define CONFIG_HAS_ETH2
493 #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
496 #define CONFIG_IPADDR 192.168.1.253
498 #define CONFIG_HOSTNAME unknown
499 #define CONFIG_ROOTPATH /nfsroot
500 #define CONFIG_BOOTFILE your.uImage
502 #define CONFIG_SERVERIP 192.168.1.1
503 #define CONFIG_GATEWAYIP 192.168.1.1
504 #define CONFIG_NETMASK 255.255.255.0
506 #define CONFIG_LOADADDR 200000 /*default location for tftp and bootm*/
508 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
509 #undef CONFIG_BOOTARGS /* the boot command will set bootargs*/
511 #define CONFIG_BAUDRATE 115200
513 #define CONFIG_EXTRA_ENV_SETTINGS \
515 "consoledev=ttyS1\0" \
516 "ramdiskaddr=600000\0" \
517 "ramdiskfile=your.ramdisk.u-boot\0" \
519 "fdtfile=your.fdt.dtb\0"
521 #define CONFIG_NFSBOOTCOMMAND \
522 "setenv bootargs root=/dev/nfs rw " \
523 "nfsroot=$serverip:$rootpath " \
524 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
525 "console=$consoledev,$baudrate $othbootargs;" \
526 "tftp $loadaddr $bootfile;" \
527 "tftp $fdtaddr $fdtfile;" \
528 "bootm $loadaddr - $fdtaddr"
530 #define CONFIG_RAMBOOTCOMMAND \
531 "setenv bootargs root=/dev/ram rw " \
532 "console=$consoledev,$baudrate $othbootargs;" \
533 "tftp $ramdiskaddr $ramdiskfile;" \
534 "tftp $loadaddr $bootfile;" \
535 "bootm $loadaddr $ramdiskaddr"
537 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
539 #endif /* __CONFIG_H */