2 * Copyright 2004, 2011 Freescale Semiconductor.
3 * (C) Copyright 2002,2003 Motorola,Inc.
4 * Xianghua Xiao <X.Xiao@motorola.com>
6 * SPDX-License-Identifier: GPL-2.0+
10 * mpc8540ads board configuration file
12 * Please refer to doc/README.mpc85xx for more info.
14 * Make sure you change the MAC address and other network params first,
15 * search for CONFIG_ETHADDR, CONFIG_SERVERIP, etc in this file.
21 /* High Level Configuration Options */
22 #define CONFIG_BOOKE 1 /* BOOKE */
23 #define CONFIG_E500 1 /* BOOKE e500 family */
24 #define CONFIG_MPC8540 1 /* MPC8540 specific */
25 #define CONFIG_MPC8540ADS 1 /* MPC8540ADS board specific */
28 * default CCARBAR is at 0xff700000
29 * assume U-Boot is less than 0.5MB
31 #define CONFIG_SYS_TEXT_BASE 0xfff80000
33 #ifndef CONFIG_HAS_FEC
34 #define CONFIG_HAS_FEC 1 /* 8540 has FEC */
38 #define CONFIG_PCI_INDIRECT_BRIDGE
39 #define CONFIG_SYS_PCI_64BIT 1 /* enable 64-bit PCI resources */
40 #define CONFIG_TSEC_ENET /* tsec ethernet support */
41 #define CONFIG_ENV_OVERWRITE
42 #define CONFIG_FSL_LAW 1 /* Use common FSL init code */
47 * Two valid values are:
51 * Most PCI cards are still 33Mhz, so in the presence of PCI, 33MHz
52 * is likely the desired value here, so that is now the default.
53 * The board, however, can run at 66MHz. In any event, this value
54 * must match the settings of some switches. Details can be found
55 * in the README.mpc85xxads.
57 * XXX -- Can't we run at 66 MHz, anyway? PCI should drop to
58 * 33MHz to accommodate, based on a PCI pin.
59 * Note that PCI-X won't work at 33MHz.
62 #ifndef CONFIG_SYS_CLK_FREQ
63 #define CONFIG_SYS_CLK_FREQ 33000000
68 * These can be toggled for performance analysis, otherwise use default.
70 #define CONFIG_L2_CACHE /* toggle L2 cache */
71 #define CONFIG_BTB /* toggle branch predition */
73 #define CONFIG_SYS_MEMTEST_START 0x00200000 /* memtest region */
74 #define CONFIG_SYS_MEMTEST_END 0x00400000
76 #define CONFIG_SYS_CCSRBAR 0xe0000000
77 #define CONFIG_SYS_CCSRBAR_PHYS_LOW CONFIG_SYS_CCSRBAR
80 #define CONFIG_SYS_FSL_DDR1
81 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup*/
82 #define CONFIG_DDR_SPD
83 #undef CONFIG_FSL_DDR_INTERACTIVE
85 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
87 #define CONFIG_SYS_DDR_SDRAM_BASE 0x00000000 /* DDR is system memory*/
88 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_SDRAM_BASE
90 #define CONFIG_NUM_DDR_CONTROLLERS 1
91 #define CONFIG_DIMM_SLOTS_PER_CTLR 1
92 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
94 /* I2C addresses of SPD EEPROMs */
95 #define SPD_EEPROM_ADDRESS 0x51 /* CTLR 0 DIMM 0 */
97 /* These are used when DDR doesn't use SPD. */
98 #define CONFIG_SYS_SDRAM_SIZE 128 /* DDR is 128MB */
99 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007 /* 0-128MB */
100 #define CONFIG_SYS_DDR_CS0_CONFIG 0x80000002
101 #define CONFIG_SYS_DDR_TIMING_1 0x37344321
102 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
103 #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
104 #define CONFIG_SYS_DDR_MODE 0x00000062 /* DLL,normal,seq,4/2.5 */
105 #define CONFIG_SYS_DDR_INTERVAL 0x05200100 /* autocharge,no open page */
108 * SDRAM on the Local Bus
110 #define CONFIG_SYS_LBC_SDRAM_BASE 0xf0000000 /* Localbus SDRAM */
111 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
113 #define CONFIG_SYS_FLASH_BASE 0xff000000 /* start of FLASH 16M */
114 #define CONFIG_SYS_BR0_PRELIM 0xff001801 /* port size 32bit */
116 #define CONFIG_SYS_OR0_PRELIM 0xff006ff7 /* 16MB Flash */
117 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
118 #define CONFIG_SYS_MAX_FLASH_SECT 64 /* sectors per device */
119 #undef CONFIG_SYS_FLASH_CHECKSUM
120 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
121 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
123 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
125 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
126 #define CONFIG_SYS_RAMBOOT
128 #undef CONFIG_SYS_RAMBOOT
131 #define CONFIG_FLASH_CFI_DRIVER
132 #define CONFIG_SYS_FLASH_CFI
133 #define CONFIG_SYS_FLASH_EMPTY_INFO
135 #undef CONFIG_CLOCKS_IN_MHZ
139 * Local Bus Definitions
143 * Base Register 2 and Option Register 2 configure SDRAM.
144 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
147 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
148 * port-size = 32-bits = BR2[19:20] = 11
149 * no parity checking = BR2[21:22] = 00
150 * SDRAM for MSEL = BR2[24:26] = 011
153 * 0 4 8 12 16 20 24 28
154 * 1111 0000 0000 0000 0001 1000 0110 0001 = f0001861
156 * FIXME: CONFIG_SYS_LBC_SDRAM_BASE should be masked and OR'ed into
157 * FIXME: the top 17 bits of BR2.
160 #define CONFIG_SYS_BR2_PRELIM 0xf0001861
163 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
166 * 64MB mask for AM, OR2[0:7] = 1111 1100
167 * XAM, OR2[17:18] = 11
168 * 9 columns OR2[19-21] = 010
169 * 13 rows OR2[23-25] = 100
170 * EAD set for extra time OR[31] = 1
172 * 0 4 8 12 16 20 24 28
173 * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
176 #define CONFIG_SYS_OR2_PRELIM 0xfc006901
178 #define CONFIG_SYS_LBC_LCRR 0x00030004 /* LB clock ratio reg */
179 #define CONFIG_SYS_LBC_LBCR 0x00000000 /* LB config reg */
180 #define CONFIG_SYS_LBC_LSRT 0x20000000 /* LB sdram refresh timer */
181 #define CONFIG_SYS_LBC_MRTPR 0x20000000 /* LB refresh timer prescal*/
183 #define CONFIG_SYS_LBC_LSDMR_COMMON ( LSDMR_BSMA1516 \
194 * SDRAM Controller configuration sequence.
196 #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
197 #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
198 #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
199 #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
200 #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
204 * 32KB, 8-bit wide for ADS config reg
206 #define CONFIG_SYS_BR4_PRELIM 0xf8000801
207 #define CONFIG_SYS_OR4_PRELIM 0xffffe1f1
208 #define CONFIG_SYS_BCSR (CONFIG_SYS_BR4_PRELIM & 0xffff8000)
210 #define CONFIG_SYS_INIT_RAM_LOCK 1
211 #define CONFIG_SYS_INIT_RAM_ADDR 0xe4010000 /* Initial RAM address */
212 #define CONFIG_SYS_INIT_RAM_SIZE 0x4000 /* Size of used area in RAM */
214 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
215 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
217 #define CONFIG_SYS_MONITOR_LEN (256 * 1024) /* Reserve 256 kB for Mon */
218 #define CONFIG_SYS_MALLOC_LEN (128 * 1024) /* Reserved for malloc */
221 #define CONFIG_CONS_INDEX 1
222 #define CONFIG_SYS_NS16550
223 #define CONFIG_SYS_NS16550_SERIAL
224 #define CONFIG_SYS_NS16550_REG_SIZE 1
225 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
227 #define CONFIG_SYS_BAUDRATE_TABLE \
228 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400,115200}
230 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_CCSRBAR+0x4500)
231 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_CCSRBAR+0x4600)
233 /* Use the HUSH parser */
234 #define CONFIG_SYS_HUSH_PARSER
235 #ifdef CONFIG_SYS_HUSH_PARSER
238 /* pass open firmware flat tree */
239 #define CONFIG_OF_LIBFDT 1
240 #define CONFIG_OF_BOARD_SETUP 1
241 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
246 #define CONFIG_SYS_I2C
247 #define CONFIG_SYS_I2C_FSL
248 #define CONFIG_SYS_FSL_I2C_SPEED 400000
249 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
250 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
251 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
254 #define CONFIG_SYS_RIO_MEM_VIRT 0xc0000000 /* base address */
255 #define CONFIG_SYS_RIO_MEM_BUS 0xc0000000 /* base address */
256 #define CONFIG_SYS_RIO_MEM_PHYS 0xc0000000
257 #define CONFIG_SYS_RIO_MEM_SIZE 0x20000000 /* 128M */
261 * Memory space is mapped 1-1, but I/O space must start from 0.
263 #define CONFIG_SYS_PCI1_MEM_VIRT 0x80000000
264 #define CONFIG_SYS_PCI1_MEM_BUS 0x80000000
265 #define CONFIG_SYS_PCI1_MEM_PHYS 0x80000000
266 #define CONFIG_SYS_PCI1_MEM_SIZE 0x20000000 /* 512M */
267 #define CONFIG_SYS_PCI1_IO_VIRT 0xe2000000
268 #define CONFIG_SYS_PCI1_IO_BUS 0x00000000
269 #define CONFIG_SYS_PCI1_IO_PHYS 0xe2000000
270 #define CONFIG_SYS_PCI1_IO_SIZE 0x100000 /* 1M */
272 #if defined(CONFIG_PCI)
274 #define CONFIG_PCI_PNP /* do pci plug-and-play */
276 #undef CONFIG_EEPRO100
279 #if !defined(CONFIG_PCI_PNP)
280 #define PCI_ENET0_IOADDR 0xe0000000
281 #define PCI_ENET0_MEMADDR 0xe0000000
282 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
285 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
286 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
288 #endif /* CONFIG_PCI */
291 #if defined(CONFIG_TSEC_ENET)
293 #define CONFIG_MII 1 /* MII PHY management */
294 #define CONFIG_TSEC1 1
295 #define CONFIG_TSEC1_NAME "TSEC0"
296 #define CONFIG_TSEC2 1
297 #define CONFIG_TSEC2_NAME "TSEC1"
298 #define TSEC1_PHY_ADDR 0
299 #define TSEC2_PHY_ADDR 1
300 #define TSEC1_PHYIDX 0
301 #define TSEC2_PHYIDX 0
302 #define TSEC1_FLAGS TSEC_GIGABIT
303 #define TSEC2_FLAGS TSEC_GIGABIT
307 #define CONFIG_MPC85XX_FEC 1
308 #define CONFIG_MPC85XX_FEC_NAME "FEC"
309 #define FEC_PHY_ADDR 3
314 /* Options are: TSEC[0-1], FEC */
315 #define CONFIG_ETHPRIME "TSEC0"
317 #endif /* CONFIG_TSEC_ENET */
323 #ifndef CONFIG_SYS_RAMBOOT
324 #define CONFIG_ENV_IS_IN_FLASH 1
325 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE + 0x40000)
326 #define CONFIG_ENV_SECT_SIZE 0x40000 /* 256K(one sector) for env */
327 #define CONFIG_ENV_SIZE 0x2000
329 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
330 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
331 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
332 #define CONFIG_ENV_SIZE 0x2000
335 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
336 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
342 #define CONFIG_BOOTP_BOOTFILESIZE
343 #define CONFIG_BOOTP_BOOTPATH
344 #define CONFIG_BOOTP_GATEWAY
345 #define CONFIG_BOOTP_HOSTNAME
349 * Command line configuration.
351 #include <config_cmd_default.h>
353 #define CONFIG_CMD_PING
354 #define CONFIG_CMD_I2C
355 #define CONFIG_CMD_ELF
356 #define CONFIG_CMD_IRQ
357 #define CONFIG_CMD_SETEXPR
359 #if defined(CONFIG_PCI)
360 #define CONFIG_CMD_PCI
363 #if defined(CONFIG_SYS_RAMBOOT)
364 #undef CONFIG_CMD_SAVEENV
365 #undef CONFIG_CMD_LOADS
369 #undef CONFIG_WATCHDOG /* watchdog disabled */
372 * Miscellaneous configurable options
374 #define CONFIG_SYS_LONGHELP /* undef to save memory */
375 #define CONFIG_CMDLINE_EDITING /* Command-line editing */
376 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
377 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
379 #if defined(CONFIG_CMD_KGDB)
380 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
382 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
385 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
386 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
387 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
390 * For booting Linux, the board info and command line data
391 * have to be in the first 64 MB of memory, since this is
392 * the maximum mapped by the Linux kernel during initialization.
394 #define CONFIG_SYS_BOOTMAPSZ (64 << 20) /* Initial Memory map for Linux*/
395 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
397 #if defined(CONFIG_CMD_KGDB)
398 #define CONFIG_KGDB_BAUDRATE 230400 /* speed to run kgdb serial port */
403 * Environment Configuration
406 /* The mac addresses for all ethernet interface */
407 #if defined(CONFIG_TSEC_ENET)
408 #define CONFIG_HAS_ETH0
409 #define CONFIG_ETHADDR 00:E0:0C:00:00:FD
410 #define CONFIG_HAS_ETH1
411 #define CONFIG_ETH1ADDR 00:E0:0C:00:01:FD
412 #define CONFIG_HAS_ETH2
413 #define CONFIG_ETH2ADDR 00:E0:0C:00:02:FD
416 #define CONFIG_IPADDR 192.168.1.253
418 #define CONFIG_HOSTNAME unknown
419 #define CONFIG_ROOTPATH "/nfsroot"
420 #define CONFIG_BOOTFILE "your.uImage"
422 #define CONFIG_SERVERIP 192.168.1.1
423 #define CONFIG_GATEWAYIP 192.168.1.1
424 #define CONFIG_NETMASK 255.255.255.0
426 #define CONFIG_LOADADDR 200000 /* default location for tftp and bootm */
428 #define CONFIG_BOOTDELAY 10 /* -1 disables auto-boot */
429 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
431 #define CONFIG_BAUDRATE 115200
433 #define CONFIG_EXTRA_ENV_SETTINGS \
435 "consoledev=ttyS0\0" \
436 "ramdiskaddr=1000000\0" \
437 "ramdiskfile=your.ramdisk.u-boot\0" \
439 "fdtfile=your.fdt.dtb\0"
441 #define CONFIG_NFSBOOTCOMMAND \
442 "setenv bootargs root=/dev/nfs rw " \
443 "nfsroot=$serverip:$rootpath " \
444 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:$netdev:off " \
445 "console=$consoledev,$baudrate $othbootargs;" \
446 "tftp $loadaddr $bootfile;" \
447 "tftp $fdtaddr $fdtfile;" \
448 "bootm $loadaddr - $fdtaddr"
450 #define CONFIG_RAMBOOTCOMMAND \
451 "setenv bootargs root=/dev/ram rw " \
452 "console=$consoledev,$baudrate $othbootargs;" \
453 "tftp $ramdiskaddr $ramdiskfile;" \
454 "tftp $loadaddr $bootfile;" \
455 "tftp $fdtaddr $fdtfile;" \
456 "bootm $loadaddr $ramdiskaddr $fdtaddr"
458 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
460 #endif /* __CONFIG_H */