2 * Copyright (C) 2007 Freescale Semiconductor, Inc.
3 * Dave Liu <daveliu@freescale.com>
5 * SPDX-License-Identifier: GPL-2.0+
12 * High Level Configuration Options
14 #define CONFIG_E300 1 /* E300 family */
15 #define CONFIG_MPC83xx 1 /* MPC83xx family */
16 #define CONFIG_MPC837x 1 /* MPC837x CPU specific */
17 #define CONFIG_MPC837XEMDS 1 /* MPC837XEMDS board specific */
19 #define CONFIG_SYS_TEXT_BASE 0xFE000000
24 #ifdef CONFIG_PCISLAVE
25 #define CONFIG_83XX_PCICLK 66000000 /* in HZ */
27 #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
30 #ifndef CONFIG_SYS_CLK_FREQ
31 #define CONFIG_SYS_CLK_FREQ 66000000
35 * Hardware Reset Configuration Word
36 * if CLKIN is 66MHz, then
37 * CSB = 396MHz, CORE = 594MHz, DDRC = 396MHz, LBC = 396MHz
39 #define CONFIG_SYS_HRCW_LOW (\
40 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
41 HRCWL_DDR_TO_SCB_CLK_1X1 |\
43 HRCWL_CSB_TO_CLKIN_6X1 |\
44 HRCWL_CORE_TO_CSB_1_5X1)
46 #ifdef CONFIG_PCISLAVE
47 #define CONFIG_SYS_HRCW_HIGH (\
49 HRCWH_PCI1_ARBITER_DISABLE |\
51 HRCWH_FROM_0XFFF00100 |\
52 HRCWH_BOOTSEQ_DISABLE |\
53 HRCWH_SW_WATCHDOG_DISABLE |\
54 HRCWH_ROM_LOC_LOCAL_16BIT |\
55 HRCWH_RL_EXT_LEGACY |\
56 HRCWH_TSEC1M_IN_RGMII |\
57 HRCWH_TSEC2M_IN_RGMII |\
61 #define CONFIG_SYS_HRCW_HIGH (\
63 HRCWH_PCI1_ARBITER_ENABLE |\
65 HRCWH_FROM_0X00000100 |\
66 HRCWH_BOOTSEQ_DISABLE |\
67 HRCWH_SW_WATCHDOG_DISABLE |\
68 HRCWH_ROM_LOC_LOCAL_16BIT |\
69 HRCWH_RL_EXT_LEGACY |\
70 HRCWH_TSEC1M_IN_RGMII |\
71 HRCWH_TSEC2M_IN_RGMII |\
76 /* Arbiter Configuration Register */
77 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
78 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
80 /* System Priority Control Register */
81 #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC1/2 emergency has highest priority */
84 * IP blocks clock configuration
86 #define CONFIG_SYS_SCCR_TSEC1CM 1 /* CSB:eTSEC1 = 1:1 */
87 #define CONFIG_SYS_SCCR_TSEC2CM 1 /* CSB:eTSEC2 = 1:1 */
88 #define CONFIG_SYS_SCCR_SATACM SCCR_SATACM_2 /* CSB:SATA[0:3] = 2:1 */
93 #define CONFIG_SYS_SICRH 0x00000000
94 #define CONFIG_SYS_SICRL 0x00000000
97 * Output Buffer Impedance
99 #define CONFIG_SYS_OBIR 0x31100000
101 #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
102 #define CONFIG_BOARD_EARLY_INIT_R
103 #define CONFIG_HWCONFIG
108 #define CONFIG_SYS_IMMR 0xE0000000
113 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
114 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
115 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
116 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
117 #define CONFIG_SYS_83XX_DDR_USES_CS0
118 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_DHC_EN \
121 /* 0x80080001 */ /* ODT 150ohm on SoC */
123 #undef CONFIG_DDR_ECC /* support DDR ECC function */
124 #undef CONFIG_DDR_ECC_CMD /* Use DDR ECC user commands */
126 #define CONFIG_SPD_EEPROM /* Use SPD EEPROM for DDR setup */
127 #define CONFIG_NEVER_ASSERT_ODT_TO_CPU /* Never assert ODT to internal IOs */
129 #if defined(CONFIG_SPD_EEPROM)
130 #define SPD_EEPROM_ADDRESS 0x51 /* I2C address of DDR SODIMM SPD */
133 * Manually set up DDR parameters
134 * WHITE ELECTRONIC DESIGNS - W3HG64M72EEU403PD4 SO-DIMM
135 * consist of nine chips from SAMSUNG K4T51083QE-ZC(L)D5
137 #define CONFIG_SYS_DDR_SIZE 512 /* MB */
138 #define CONFIG_SYS_DDR_CS0_BNDS 0x0000001f
139 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
140 | CSCONFIG_ODT_RD_NEVER /* ODT_RD to none */ \
141 | CSCONFIG_ODT_WR_ONLY_CURRENT /* ODT_WR to CSn */ \
142 | CSCONFIG_ROW_BIT_14 \
143 | CSCONFIG_COL_BIT_10)
145 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
146 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
147 | (0 << TIMING_CFG0_WRT_SHIFT) \
148 | (0 << TIMING_CFG0_RRT_SHIFT) \
149 | (0 << TIMING_CFG0_WWT_SHIFT) \
150 | (6 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
151 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
152 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
153 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
155 #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
156 | (9 << TIMING_CFG1_ACTTOPRE_SHIFT) \
157 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
158 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
159 | (13 << TIMING_CFG1_REFREC_SHIFT) \
160 | (3 << TIMING_CFG1_WRREC_SHIFT) \
161 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
162 | (2 << TIMING_CFG1_WRTORD_SHIFT))
164 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
165 | (6 << TIMING_CFG2_CPO_SHIFT) \
166 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
167 | (4 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
168 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
169 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
170 | (8 << TIMING_CFG2_FOUR_ACT_SHIFT))
172 #define CONFIG_SYS_DDR_INTERVAL ((0x03E0 << SDRAM_INTERVAL_REFINT_SHIFT) \
173 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
175 #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
176 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00001000 /* 1 posted refresh */
177 #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
178 | (0x1432 << SDRAM_MODE_SD_SHIFT))
179 /* ODT 150ohm CL=3, AL=1 on SDRAM */
180 #define CONFIG_SYS_DDR_MODE2 0x00000000
186 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
187 #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
188 #define CONFIG_SYS_MEMTEST_END 0x00140000
191 * The reserved memory
193 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
195 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
196 #define CONFIG_SYS_RAMBOOT
198 #undef CONFIG_SYS_RAMBOOT
201 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
202 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
203 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
206 * Initial RAM Base Address Setup
208 #define CONFIG_SYS_INIT_RAM_LOCK 1
209 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
210 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
211 #define CONFIG_SYS_GBL_DATA_OFFSET \
212 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
215 * Local Bus Configuration & Clock Setup
217 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
218 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_8
219 #define CONFIG_SYS_LBC_LBCR 0x00000000
220 #define CONFIG_FSL_ELBC 1
223 * FLASH on the Local Bus
225 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
226 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
227 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
228 #define CONFIG_SYS_FLASH_SIZE 32 /* max FLASH size is 32M */
229 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
231 /* Window base at flash base */
232 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
233 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
235 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
236 | BR_PS_16 /* 16 bit port */ \
237 | BR_MS_GPCM /* MSEL = GPCM */ \
239 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
250 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
251 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
253 #undef CONFIG_SYS_FLASH_CHECKSUM
254 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
255 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
258 * BCSR on the Local Bus
260 #define CONFIG_SYS_BCSR 0xF8000000
261 /* Access window base at BCSR base */
262 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
263 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
265 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
270 #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
281 * NAND Flash on the Local Bus
283 #define CONFIG_CMD_NAND 1
284 #define CONFIG_MTD_NAND_VERIFY_WRITE 1
285 #define CONFIG_SYS_MAX_NAND_DEVICE 1
286 #define CONFIG_NAND_FSL_ELBC 1
288 #define CONFIG_SYS_NAND_BASE 0xE0600000
289 #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_NAND_BASE \
290 | BR_DECC_CHK_GEN /* Use HW ECC */ \
291 | BR_PS_8 /* 8 bit port */ \
292 | BR_MS_FCM /* MSEL = FCM */ \
294 #define CONFIG_SYS_OR3_PRELIM (OR_AM_32KB \
304 #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_NAND_BASE
305 #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
310 #define CONFIG_CONS_INDEX 1
311 #define CONFIG_SYS_NS16550
312 #define CONFIG_SYS_NS16550_SERIAL
313 #define CONFIG_SYS_NS16550_REG_SIZE 1
314 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
316 #define CONFIG_SYS_BAUDRATE_TABLE \
317 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
319 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
320 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
322 /* Use the HUSH parser */
323 #define CONFIG_SYS_HUSH_PARSER
325 /* Pass open firmware flat tree */
326 #define CONFIG_OF_LIBFDT 1
327 #define CONFIG_OF_BOARD_SETUP 1
328 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
331 #define CONFIG_SYS_I2C
332 #define CONFIG_SYS_I2C_FSL
333 #define CONFIG_SYS_FSL_I2C_SPEED 400000
334 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
335 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
336 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
339 * Config on-board RTC
341 #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
342 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
346 * Addresses are mapped 1-1.
348 #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
349 #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
350 #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
351 #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
352 #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
353 #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
354 #define CONFIG_SYS_PCI_IO_BASE 0x00000000
355 #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
356 #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
358 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
359 #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
360 #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
362 #define CONFIG_SYS_PCIE1_BASE 0xA0000000
363 #define CONFIG_SYS_PCIE1_CFG_BASE 0xA0000000
364 #define CONFIG_SYS_PCIE1_CFG_SIZE 0x08000000
365 #define CONFIG_SYS_PCIE1_MEM_BASE 0xA8000000
366 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA8000000
367 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
368 #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
369 #define CONFIG_SYS_PCIE1_IO_PHYS 0xB8000000
370 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
372 #define CONFIG_SYS_PCIE2_BASE 0xC0000000
373 #define CONFIG_SYS_PCIE2_CFG_BASE 0xC0000000
374 #define CONFIG_SYS_PCIE2_CFG_SIZE 0x08000000
375 #define CONFIG_SYS_PCIE2_MEM_BASE 0xC8000000
376 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC8000000
377 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
378 #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
379 #define CONFIG_SYS_PCIE2_IO_PHYS 0xD8000000
380 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
383 #define CONFIG_PCI_INDIRECT_BRIDGE
385 extern int board_pci_host_broken(void);
388 #define CONFIG_PQ_MDS_PIB 1 /* PQ MDS Platform IO Board */
390 #define CONFIG_HAS_FSL_DR_USB 1 /* fixup device tree for the DR USB */
392 #define CONFIG_PCI_PNP /* do pci plug-and-play */
394 #undef CONFIG_EEPRO100
395 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
396 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
397 #endif /* CONFIG_PCI */
402 #define CONFIG_TSEC_ENET /* TSEC ethernet support */
403 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
404 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
405 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
406 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
409 * TSEC ethernet configuration
411 #define CONFIG_MII 1 /* MII PHY management */
412 #define CONFIG_TSEC1 1
413 #define CONFIG_TSEC1_NAME "eTSEC0"
414 #define CONFIG_TSEC2 1
415 #define CONFIG_TSEC2_NAME "eTSEC1"
416 #define TSEC1_PHY_ADDR 2
417 #define TSEC2_PHY_ADDR 3
418 #define TSEC1_PHY_ADDR_SGMII 8
419 #define TSEC2_PHY_ADDR_SGMII 4
420 #define TSEC1_PHYIDX 0
421 #define TSEC2_PHYIDX 0
422 #define TSEC1_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
423 #define TSEC2_FLAGS (TSEC_GIGABIT | TSEC_REDUCED)
425 /* Options are: TSEC[0-1] */
426 #define CONFIG_ETHPRIME "eTSEC1"
429 #define CONFIG_FSL_SERDES
430 #define CONFIG_FSL_SERDES1 0xe3000
431 #define CONFIG_FSL_SERDES2 0xe3100
436 #define CONFIG_LIBATA
437 #define CONFIG_FSL_SATA
439 #define CONFIG_SYS_SATA_MAX_DEVICE 2
441 #define CONFIG_SYS_SATA1_OFFSET 0x18000
442 #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
443 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
445 #define CONFIG_SYS_SATA2_OFFSET 0x19000
446 #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
447 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
449 #ifdef CONFIG_FSL_SATA
451 #define CONFIG_CMD_SATA
452 #define CONFIG_DOS_PARTITION
453 #define CONFIG_CMD_EXT2
459 #ifndef CONFIG_SYS_RAMBOOT
460 #define CONFIG_ENV_IS_IN_FLASH 1
461 #define CONFIG_ENV_ADDR \
462 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
463 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
464 #define CONFIG_ENV_SIZE 0x2000
466 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
467 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
468 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
469 #define CONFIG_ENV_SIZE 0x2000
472 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
473 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
478 #define CONFIG_BOOTP_BOOTFILESIZE
479 #define CONFIG_BOOTP_BOOTPATH
480 #define CONFIG_BOOTP_GATEWAY
481 #define CONFIG_BOOTP_HOSTNAME
485 * Command line configuration.
487 #include <config_cmd_default.h>
489 #define CONFIG_CMD_PING
490 #define CONFIG_CMD_I2C
491 #define CONFIG_CMD_MII
492 #define CONFIG_CMD_DATE
494 #if defined(CONFIG_PCI)
495 #define CONFIG_CMD_PCI
498 #if defined(CONFIG_SYS_RAMBOOT)
499 #undef CONFIG_CMD_SAVEENV
500 #undef CONFIG_CMD_LOADS
503 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
504 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
506 #undef CONFIG_WATCHDOG /* watchdog disabled */
511 #define CONFIG_FSL_ESDHC
512 #define CONFIG_FSL_ESDHC_PIN_MUX
513 #define CONFIG_SYS_FSL_ESDHC_ADDR CONFIG_SYS_MPC83xx_ESDHC_ADDR
514 #define CONFIG_CMD_MMC
515 #define CONFIG_GENERIC_MMC
516 #define CONFIG_CMD_EXT2
517 #define CONFIG_CMD_FAT
518 #define CONFIG_DOS_PARTITION
522 * Miscellaneous configurable options
524 #define CONFIG_SYS_LONGHELP /* undef to save memory */
525 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
527 #if defined(CONFIG_CMD_KGDB)
528 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
530 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
533 /* Print Buffer Size */
534 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
535 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
536 /* Boot Argument Buffer Size */
537 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
540 * For booting Linux, the board info and command line data
541 * have to be in the first 256 MB of memory, since this is
542 * the maximum mapped by the Linux kernel during initialization.
544 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
549 #define CONFIG_SYS_HID0_INIT 0x000000000
550 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
551 HID0_ENABLE_INSTRUCTION_CACHE)
552 #define CONFIG_SYS_HID2 HID2_HBE
557 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
559 /* DDR: cache cacheable */
560 #define CONFIG_SYS_SDRAM_LOWER CONFIG_SYS_SDRAM_BASE
561 #define CONFIG_SYS_SDRAM_UPPER (CONFIG_SYS_SDRAM_BASE + 0x10000000)
563 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_LOWER \
566 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_LOWER \
570 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
571 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
573 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_SDRAM_UPPER \
576 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_SDRAM_UPPER \
580 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
581 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
583 /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
584 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_IMMR \
586 | BATL_CACHEINHIBIT \
587 | BATL_GUARDEDSTORAGE)
588 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_IMMR \
592 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
593 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
595 /* BCSR: cache-inhibit and guarded */
596 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_BCSR \
598 | BATL_CACHEINHIBIT \
599 | BATL_GUARDEDSTORAGE)
600 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_BCSR \
604 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
605 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
607 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
608 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_FLASH_BASE \
611 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_FLASH_BASE \
615 #define CONFIG_SYS_DBAT4L (CONFIG_SYS_FLASH_BASE \
617 | BATL_CACHEINHIBIT \
618 | BATL_GUARDEDSTORAGE)
619 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
621 /* Stack in dcache: cacheable, no memory coherence */
622 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
623 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_INIT_RAM_ADDR \
627 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
628 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
631 /* PCI MEM space: cacheable */
632 #define CONFIG_SYS_IBAT6L (CONFIG_SYS_PCI_MEM_PHYS \
635 #define CONFIG_SYS_IBAT6U (CONFIG_SYS_PCI_MEM_PHYS \
639 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
640 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
641 /* PCI MMIO space: cache-inhibit and guarded */
642 #define CONFIG_SYS_IBAT7L (CONFIG_SYS_PCI_MMIO_PHYS \
644 | BATL_CACHEINHIBIT \
645 | BATL_GUARDEDSTORAGE)
646 #define CONFIG_SYS_IBAT7U (CONFIG_SYS_PCI_MMIO_PHYS \
650 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
651 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
653 #define CONFIG_SYS_IBAT6L (0)
654 #define CONFIG_SYS_IBAT6U (0)
655 #define CONFIG_SYS_IBAT7L (0)
656 #define CONFIG_SYS_IBAT7U (0)
657 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
658 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
659 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
660 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
663 #if defined(CONFIG_CMD_KGDB)
664 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
665 #define CONFIG_KGDB_SER_INDEX 2 /* which serial port to use */
669 * Environment Configuration
672 #define CONFIG_ENV_OVERWRITE
674 #if defined(CONFIG_TSEC_ENET)
675 #define CONFIG_HAS_ETH0
676 #define CONFIG_HAS_ETH1
679 #define CONFIG_BAUDRATE 115200
681 #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
683 #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
684 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
686 #define CONFIG_EXTRA_ENV_SETTINGS \
688 "consoledev=ttyS0\0" \
689 "ramdiskaddr=1000000\0" \
690 "ramdiskfile=ramfs.83xx\0" \
692 "fdtfile=mpc8379_mds.dtb\0" \
695 #define CONFIG_NFSBOOTCOMMAND \
696 "setenv bootargs root=/dev/nfs rw " \
697 "nfsroot=$serverip:$rootpath " \
698 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
700 "console=$consoledev,$baudrate $othbootargs;" \
701 "tftp $loadaddr $bootfile;" \
702 "tftp $fdtaddr $fdtfile;" \
703 "bootm $loadaddr - $fdtaddr"
705 #define CONFIG_RAMBOOTCOMMAND \
706 "setenv bootargs root=/dev/ram rw " \
707 "console=$consoledev,$baudrate $othbootargs;" \
708 "tftp $ramdiskaddr $ramdiskfile;" \
709 "tftp $loadaddr $bootfile;" \
710 "tftp $fdtaddr $fdtfile;" \
711 "bootm $loadaddr $ramdiskaddr $fdtaddr"
714 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
716 #endif /* __CONFIG_H */