mpc83xx: Cleanup usage of LBC constants
[platform/kernel/u-boot.git] / include / configs / MPC8360EMDS.h
1 /*
2  * Copyright (C) 2006 Freescale Semiconductor, Inc.
3  *
4  * Dave Liu <daveliu@freescale.com>
5  *
6  * This program is free software; you can redistribute it and/or
7  * modify it under the terms of the GNU General Public License as
8  * published by the Free Software Foundation; either version 2 of
9  * the License, or (at your option) any later version.
10  *
11  * This program is distributed in the hope that it will be useful,
12  * but WITHOUT ANY WARRANTY; without even the implied warranty of
13  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
14  * GNU General Public License for more details.
15  *
16  * You should have received a copy of the GNU General Public License
17  * along with this program; if not, write to the Free Software
18  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
19  * MA 02111-1307 USA
20  */
21
22 #ifndef __CONFIG_H
23 #define __CONFIG_H
24
25 /*
26  * High Level Configuration Options
27  */
28 #define CONFIG_E300             1 /* E300 family */
29 #define CONFIG_QE               1 /* Has QE */
30 #define CONFIG_MPC83xx          1 /* MPC83xx family */
31 #define CONFIG_MPC8360          1 /* MPC8360 CPU specific */
32 #define CONFIG_MPC8360EMDS      1 /* MPC8360EMDS board specific */
33
34 #define CONFIG_SYS_TEXT_BASE    0xFE000000
35
36 #undef CONFIG_PQ_MDS_PIB /* POWERQUICC MDS Platform IO Board */
37 #undef CONFIG_PQ_MDS_PIB_ATM /* QOC3 ATM card */
38
39 /*
40  * System Clock Setup
41  */
42 #ifdef CONFIG_PCISLAVE
43 #define CONFIG_83XX_PCICLK      66000000 /* in HZ */
44 #else
45 #define CONFIG_83XX_CLKIN       66000000 /* in Hz */
46 #endif
47
48 #ifndef CONFIG_SYS_CLK_FREQ
49 #define CONFIG_SYS_CLK_FREQ     66000000
50 #endif
51
52 /*
53  * Hardware Reset Configuration Word
54  */
55 #define CONFIG_SYS_HRCW_LOW (\
56         HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
57         HRCWL_DDR_TO_SCB_CLK_1X1 |\
58         HRCWL_CSB_TO_CLKIN_4X1 |\
59         HRCWL_VCO_1X2 |\
60         HRCWL_CE_PLL_VCO_DIV_4 |\
61         HRCWL_CE_PLL_DIV_1X1 |\
62         HRCWL_CE_TO_PLL_1X6 |\
63         HRCWL_CORE_TO_CSB_2X1)
64
65 #ifdef CONFIG_PCISLAVE
66 #define CONFIG_SYS_HRCW_HIGH (\
67         HRCWH_PCI_AGENT |\
68         HRCWH_PCI1_ARBITER_DISABLE |\
69         HRCWH_PCICKDRV_DISABLE |\
70         HRCWH_CORE_ENABLE |\
71         HRCWH_FROM_0XFFF00100 |\
72         HRCWH_BOOTSEQ_DISABLE |\
73         HRCWH_SW_WATCHDOG_DISABLE |\
74         HRCWH_ROM_LOC_LOCAL_16BIT)
75 #else
76 #define CONFIG_SYS_HRCW_HIGH (\
77         HRCWH_PCI_HOST |\
78         HRCWH_PCI1_ARBITER_ENABLE |\
79         HRCWH_PCICKDRV_ENABLE |\
80         HRCWH_CORE_ENABLE |\
81         HRCWH_FROM_0X00000100 |\
82         HRCWH_BOOTSEQ_DISABLE |\
83         HRCWH_SW_WATCHDOG_DISABLE |\
84         HRCWH_ROM_LOC_LOCAL_16BIT)
85 #endif
86
87 /*
88  * System IO Config
89  */
90 #define CONFIG_SYS_SICRH                0x00000000
91 #define CONFIG_SYS_SICRL                0x40000000
92
93 #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
94 #define CONFIG_BOARD_EARLY_INIT_R
95
96 /*
97  * IMMR new address
98  */
99 #define CONFIG_SYS_IMMR         0xE0000000
100
101 /*
102  * DDR Setup
103  */
104 #define CONFIG_SYS_DDR_BASE     0x00000000 /* DDR is system memory */
105 #define CONFIG_SYS_SDRAM_BASE   CONFIG_SYS_DDR_BASE
106                                 /* + 256M */
107 #define CONFIG_SYS_SDRAM_BASE2  (CONFIG_SYS_SDRAM_BASE + 0x10000000)
108 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
109 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   (DDR_SDRAM_CLK_CNTL_SS_EN \
110                                         | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
111
112 #define CONFIG_SYS_83XX_DDR_USES_CS0
113
114 #define CONFIG_DDR_ECC          /* support DDR ECC function */
115 #define CONFIG_DDR_ECC_CMD      /* Use DDR ECC user commands */
116
117 /*
118  * DDRCDR - DDR Control Driver Register
119  */
120 #define CONFIG_SYS_DDRCDR_VALUE 0x80080001
121
122 #define CONFIG_SPD_EEPROM       /* Use SPD EEPROM for DDR setup */
123 #if defined(CONFIG_SPD_EEPROM)
124 /*
125  * Determine DDR configuration from I2C interface.
126  */
127 #define SPD_EEPROM_ADDRESS      0x52 /* DDR SODIMM */
128 #else
129 /*
130  * Manually set up DDR parameters
131  */
132 #define CONFIG_SYS_DDR_SIZE             256 /* MB */
133 #if defined(CONFIG_DDR_II)
134 #define CONFIG_SYS_DDRCDR               0x80080001
135 #define CONFIG_SYS_DDR_CS0_BNDS         0x0000000f
136 #define CONFIG_SYS_DDR_CS0_CONFIG       0x80330102
137 #define CONFIG_SYS_DDR_TIMING_0         0x00220802
138 #define CONFIG_SYS_DDR_TIMING_1         0x38357322
139 #define CONFIG_SYS_DDR_TIMING_2         0x2f9048c8
140 #define CONFIG_SYS_DDR_TIMING_3         0x00000000
141 #define CONFIG_SYS_DDR_CLK_CNTL         0x02000000
142 #define CONFIG_SYS_DDR_MODE             0x47d00432
143 #define CONFIG_SYS_DDR_MODE2            0x8000c000
144 #define CONFIG_SYS_DDR_INTERVAL         0x03cf0080
145 #define CONFIG_SYS_DDR_SDRAM_CFG        0x43000000
146 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000
147 #else
148 #define CONFIG_SYS_DDR_CONFIG   (CSCONFIG_EN \
149                                 | CSCONFIG_ROW_BIT_13 \
150                                 | CSCONFIG_COL_BIT_9)
151 #define CONFIG_SYS_DDR_TIMING_1 0x37344321 /* tCL-tRCD-tRP-tRAS=2.5-3-3-7 */
152 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* may need tuning */
153 #define CONFIG_SYS_DDR_CONTROL  0x42008000 /* Self refresh,2T timing */
154 #define CONFIG_SYS_DDR_MODE     0x20000162 /* DLL,normal,seq,4/2.5 */
155 #define CONFIG_SYS_DDR_INTERVAL 0x045b0100 /* page mode */
156 #endif
157 #endif
158
159 /*
160  * Memory test
161  */
162 #undef CONFIG_SYS_DRAM_TEST             /* memory test, takes time */
163 #define CONFIG_SYS_MEMTEST_START        0x00000000 /* memtest region */
164 #define CONFIG_SYS_MEMTEST_END          0x00100000
165
166 /*
167  * The reserved memory
168  */
169
170 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
171
172 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
173 #define CONFIG_SYS_RAMBOOT
174 #else
175 #undef  CONFIG_SYS_RAMBOOT
176 #endif
177
178 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
179 #define CONFIG_SYS_MONITOR_LEN  (384 * 1024) /* Reserve 384 kB for Mon */
180 #define CONFIG_SYS_MALLOC_LEN   (128 * 1024) /* Reserved for malloc */
181
182 /*
183  * Initial RAM Base Address Setup
184  */
185 #define CONFIG_SYS_INIT_RAM_LOCK        1
186 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
187 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* Size of used area in RAM */
188 #define CONFIG_SYS_GBL_DATA_OFFSET      \
189                         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
190
191 /*
192  * Local Bus Configuration & Clock Setup
193  */
194 #define CONFIG_SYS_LCRR_DBYP    LCRR_DBYP
195 #define CONFIG_SYS_LCRR_CLKDIV  LCRR_CLKDIV_4
196 #define CONFIG_SYS_LBC_LBCR     0x00000000
197
198 /*
199  * FLASH on the Local Bus
200  */
201 #define CONFIG_SYS_FLASH_CFI            /* use the Common Flash Interface */
202 #define CONFIG_FLASH_CFI_DRIVER         /* use the CFI driver */
203 #define CONFIG_SYS_FLASH_BASE           0xFE000000 /* FLASH base address */
204 #define CONFIG_SYS_FLASH_SIZE           32 /* max FLASH size is 32M */
205 #define CONFIG_SYS_FLASH_PROTECTION     1 /* Use h/w Flash protection. */
206 #define CONFIG_FLASH_SHOW_PROGRESS      45 /* count down from 45/5: 9..1 */
207
208                                         /* Window base at flash base */
209 #define CONFIG_SYS_LBLAWBAR0_PRELIM     CONFIG_SYS_FLASH_BASE
210 #define CONFIG_SYS_LBLAWAR0_PRELIM      (LBLAWAR_EN | LBLAWAR_32MB)
211
212 #define CONFIG_SYS_BR0_PRELIM   (CONFIG_SYS_FLASH_BASE \
213                                 | BR_PS_16      /* 16 bit port */ \
214                                 | BR_MS_GPCM    /* MSEL = GPCM */ \
215                                 | BR_V)         /* valid */
216 #define CONFIG_SYS_OR0_PRELIM   (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
217                                 | OR_GPCM_XAM \
218                                 | OR_GPCM_CSNT \
219                                 | OR_GPCM_ACS_DIV2 \
220                                 | OR_GPCM_XACS \
221                                 | OR_GPCM_SCY_15 \
222                                 | OR_GPCM_TRLX_SET \
223                                 | OR_GPCM_EHTR_SET \
224                                 | OR_GPCM_EAD)
225
226 #define CONFIG_SYS_MAX_FLASH_BANKS      1 /* number of banks */
227 #define CONFIG_SYS_MAX_FLASH_SECT       256 /* max sectors per device */
228
229 #undef  CONFIG_SYS_FLASH_CHECKSUM
230
231 /*
232  * BCSR on the Local Bus
233  */
234 #define CONFIG_SYS_BCSR                 0xF8000000
235                                         /* Access window base at BCSR base */
236 #define CONFIG_SYS_LBLAWBAR1_PRELIM     CONFIG_SYS_BCSR
237 #define CONFIG_SYS_LBLAWAR1_PRELIM      (LBLAWAR_EN | LBLAWAR_64KB)
238
239 #define CONFIG_SYS_BR1_PRELIM   (CONFIG_SYS_BCSR \
240                                 | BR_PS_8 \
241                                 | BR_MS_GPCM \
242                                 | BR_V)
243 #define CONFIG_SYS_OR1_PRELIM   (OR_AM_32KB \
244                                 | OR_GPCM_XAM \
245                                 | OR_GPCM_CSNT \
246                                 | OR_GPCM_XACS \
247                                 | OR_GPCM_SCY_15 \
248                                 | OR_GPCM_TRLX_SET \
249                                 | OR_GPCM_EHTR_SET \
250                                 | OR_GPCM_EAD)
251                                 /* 0xFFFFE9F7 */
252
253 /*
254  * SDRAM on the Local Bus
255  */
256 #define CONFIG_SYS_LBC_SDRAM_BASE       0xF0000000      /* SDRAM base address */
257 #define CONFIG_SYS_LBC_SDRAM_SIZE       64              /* LBC SDRAM is 64MB */
258
259 #define CONFIG_SYS_LB_SDRAM             /* if board has SRDAM on local bus */
260
261 #ifdef CONFIG_SYS_LB_SDRAM
262 #define CONFIG_SYS_LBLAWBAR2            0
263 #define CONFIG_SYS_LBLAWAR2             (LBLAWAR_EN | LBLAWAR_64MB)
264
265 /*local bus BR2, OR2 definition for SDRAM if soldered on the EPB board */
266 /*
267  * Base Register 2 and Option Register 2 configure SDRAM.
268  *
269  * For BR2, need:
270  *    Base address = BR[0:16] = dynamic
271  *    port size = 32-bits = BR2[19:20] = 11
272  *    no parity checking = BR2[21:22] = 00
273  *    SDRAM for MSEL = BR2[24:26] = 011
274  *    Valid = BR[31] = 1
275  *
276  * 0    4    8    12   16   20   24   28
277  * xxxx xxxx xxxx xxxx x001 1000 0110 0001 = 00001861
278  */
279
280 /* Port size=32bit, MSEL=DRAM */
281 #define CONFIG_SYS_BR2  (BR_PS_32 | BR_MS_SDRAM | BR_V) /* 0xF0001861 */
282
283 /*
284  * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
285  *
286  * For OR2, need:
287  *    64MB mask for AM, OR2[0:7] = 1111 1100
288  *                 XAM, OR2[17:18] = 11
289  *    9 columns OR2[19-21] = 010
290  *    13 rows   OR2[23-25] = 100
291  *    EAD set for extra time OR[31] = 1
292  *
293  * 0    4    8    12   16   20   24   28
294  * 1111 1100 0000 0000 0110 1001 0000 0001 = fc006901
295  */
296
297 #define CONFIG_SYS_OR2  (MEG_TO_AM(CONFIG_SYS_LBC_SDRAM_SIZE) \
298                         | OR_SDRAM_XAM \
299                         | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
300                         | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
301                         | OR_SDRAM_EAD)
302                         /* 0xFC006901 */
303
304                                 /* LB sdram refresh timer, about 6us */
305 #define CONFIG_SYS_LBC_LSRT     0x32000000
306                                 /* LB refresh timer prescal, 266MHz/32 */
307 #define CONFIG_SYS_LBC_MRTPR    0x20000000
308
309 #define CONFIG_SYS_LBC_LSDMR_COMMON     0x0063b723
310
311 /*
312  * SDRAM Controller configuration sequence.
313  */
314 #define CONFIG_SYS_LBC_LSDMR_1  (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
315 #define CONFIG_SYS_LBC_LSDMR_2  (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
316 #define CONFIG_SYS_LBC_LSDMR_3  (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
317 #define CONFIG_SYS_LBC_LSDMR_4  (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
318 #define CONFIG_SYS_LBC_LSDMR_5  (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
319
320 #endif
321
322 /*
323  * Windows to access Platform I/O Boards (PIB) via local bus
324  */
325 #define CONFIG_SYS_PIB_BASE             0xF8008000
326 #define CONFIG_SYS_PIB_WINDOW_SIZE      (32 * 1024)
327
328 /* [RFC] This LBLAW only covers the 2nd window (CS5) */
329 #define CONFIG_SYS_LBLAWBAR3_PRELIM     \
330                         CONFIG_SYS_PIB_BASE + CONFIG_SYS_PIB_WINDOW_SIZE
331 #define CONFIG_SYS_LBLAWAR3_PRELIM      (LBLAWAR_EN | LBLAWAR_32KB)
332
333 /*
334  * CS4 on Local Bus, to PIB
335  */
336                                 /* CS4 base address at 0xf8008000 */
337 #define CONFIG_SYS_BR4_PRELIM   (CONFIG_SYS_PIB_BASE \
338                                 | BR_PS_8 \
339                                 | BR_MS_GPCM \
340                                 | BR_V)
341                                 /* 0xF8008801 */
342 #define CONFIG_SYS_OR4_PRELIM   (OR_AM_32KB \
343                                 | OR_GPCM_XAM \
344                                 | OR_GPCM_CSNT \
345                                 | OR_GPCM_XACS \
346                                 | OR_GPCM_SCY_15 \
347                                 | OR_GPCM_TRLX_SET \
348                                 | OR_GPCM_EHTR_SET \
349                                 | OR_GPCM_EAD)
350                                 /* 0xffffe9f7 */
351
352 /*
353  * CS5 on Local Bus, to PIB
354  */
355                                 /* CS5 base address at 0xf8010000 */
356 #define CONFIG_SYS_BR5_PRELIM   ((CONFIG_SYS_PIB_BASE + \
357                                                 CONFIG_SYS_PIB_WINDOW_SIZE) \
358                                 | BR_PS_8 \
359                                 | BR_MS_GPCM \
360                                 | BR_V)
361                                 /* 0xF8010801 */
362 #define CONFIG_SYS_OR5_PRELIM   (CONFIG_SYS_PIB_BASE \
363                                 | OR_GPCM_XAM \
364                                 | OR_GPCM_CSNT \
365                                 | OR_GPCM_XACS \
366                                 | OR_GPCM_SCY_15 \
367                                 | OR_GPCM_TRLX_SET \
368                                 | OR_GPCM_EHTR_SET \
369                                 | OR_GPCM_EAD)
370                                 /* 0xffffe9f7 */
371
372 /*
373  * Serial Port
374  */
375 #define CONFIG_CONS_INDEX       1
376 #define CONFIG_SYS_NS16550
377 #define CONFIG_SYS_NS16550_SERIAL
378 #define CONFIG_SYS_NS16550_REG_SIZE     1
379 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
380
381 #define CONFIG_SYS_BAUDRATE_TABLE  \
382                 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
383
384 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
385 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
386
387 #define CONFIG_CMDLINE_EDITING  1       /* add command line history     */
388 #define CONFIG_AUTO_COMPLETE            /* add autocompletion support   */
389 /* Use the HUSH parser */
390 #define CONFIG_SYS_HUSH_PARSER
391 #ifdef  CONFIG_SYS_HUSH_PARSER
392 #define CONFIG_SYS_PROMPT_HUSH_PS2 "> "
393 #endif
394
395 /* pass open firmware flat tree */
396 #define CONFIG_OF_LIBFDT        1
397 #define CONFIG_OF_BOARD_SETUP   1
398 #define CONFIG_OF_STDOUT_VIA_ALIAS      1
399
400 /* I2C */
401 #define CONFIG_HARD_I2C         /* I2C with hardware support */
402 #undef  CONFIG_SOFT_I2C         /* I2C bit-banged */
403 #define CONFIG_FSL_I2C
404 #define CONFIG_SYS_I2C_SPEED    400000  /* I2C speed and slave address */
405 #define CONFIG_SYS_I2C_SLAVE    0x7F
406 #define CONFIG_SYS_I2C_NOPROBES {0x52} /* Don't probe these addrs */
407 #define CONFIG_SYS_I2C_OFFSET   0x3000
408 #define CONFIG_SYS_I2C2_OFFSET 0x3100
409
410 /*
411  * Config on-board RTC
412  */
413 #define CONFIG_RTC_DS1374               /* use ds1374 rtc via i2c */
414 #define CONFIG_SYS_I2C_RTC_ADDR 0x68    /* at address 0x68 */
415
416 /*
417  * General PCI
418  * Addresses are mapped 1-1.
419  */
420 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
421 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
422 #define CONFIG_SYS_PCI1_MEM_SIZE        0x10000000 /* 256M */
423 #define CONFIG_SYS_PCI1_MMIO_BASE       0x90000000
424 #define CONFIG_SYS_PCI1_MMIO_PHYS       CONFIG_SYS_PCI1_MMIO_BASE
425 #define CONFIG_SYS_PCI1_MMIO_SIZE       0x10000000 /* 256M */
426 #define CONFIG_SYS_PCI1_IO_BASE         0x00000000
427 #define CONFIG_SYS_PCI1_IO_PHYS         0xE0300000
428 #define CONFIG_SYS_PCI1_IO_SIZE         0x100000 /* 1M */
429
430 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL    CONFIG_SYS_SDRAM_BASE
431 #define CONFIG_SYS_PCI_SLV_MEM_BUS      0x00000000
432 #define CONFIG_SYS_PCI_SLV_MEM_SIZE     0x80000000
433
434
435 #ifdef CONFIG_PCI
436
437 #define CONFIG_PCI_PNP          /* do pci plug-and-play */
438 #define CONFIG_83XX_PCI_STREAMING
439
440 #undef CONFIG_EEPRO100
441 #undef CONFIG_PCI_SCAN_SHOW     /* show pci devices on startup */
442 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957   /* Freescale */
443
444 #endif  /* CONFIG_PCI */
445
446
447 #define CONFIG_HWCONFIG         1
448
449 /*
450  * QE UEC ethernet configuration
451  */
452 #define CONFIG_UEC_ETH
453 #define CONFIG_ETHPRIME         "UEC0"
454 #define CONFIG_PHY_MODE_NEED_CHANGE
455
456 #define CONFIG_UEC_ETH1         /* GETH1 */
457
458 #ifdef CONFIG_UEC_ETH1
459 #define CONFIG_SYS_UEC1_UCC_NUM 0       /* UCC1 */
460 #define CONFIG_SYS_UEC1_RX_CLK          QE_CLK_NONE
461 #define CONFIG_SYS_UEC1_TX_CLK          QE_CLK9
462 #define CONFIG_SYS_UEC1_ETH_TYPE        GIGA_ETH
463 #define CONFIG_SYS_UEC1_PHY_ADDR        0
464 #define CONFIG_SYS_UEC1_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
465 #define CONFIG_SYS_UEC1_INTERFACE_SPEED 1000
466 #endif
467
468 #define CONFIG_UEC_ETH2         /* GETH2 */
469
470 #ifdef CONFIG_UEC_ETH2
471 #define CONFIG_SYS_UEC2_UCC_NUM 1       /* UCC2 */
472 #define CONFIG_SYS_UEC2_RX_CLK          QE_CLK_NONE
473 #define CONFIG_SYS_UEC2_TX_CLK          QE_CLK4
474 #define CONFIG_SYS_UEC2_ETH_TYPE        GIGA_ETH
475 #define CONFIG_SYS_UEC2_PHY_ADDR        1
476 #define CONFIG_SYS_UEC2_INTERFACE_TYPE PHY_INTERFACE_MODE_RGMII_ID
477 #define CONFIG_SYS_UEC2_INTERFACE_SPEED 1000
478 #endif
479
480 /*
481  * Environment
482  */
483
484 #ifndef CONFIG_SYS_RAMBOOT
485         #define CONFIG_ENV_IS_IN_FLASH  1
486         #define CONFIG_ENV_ADDR         \
487                         (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
488         #define CONFIG_ENV_SECT_SIZE    0x20000
489         #define CONFIG_ENV_SIZE         0x2000
490 #else
491         #define CONFIG_SYS_NO_FLASH     1       /* Flash is not usable now */
492         #define CONFIG_ENV_IS_NOWHERE   1       /* Store ENV in memory only */
493         #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
494         #define CONFIG_ENV_SIZE         0x2000
495 #endif
496
497 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
498 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
499
500 /*
501  * BOOTP options
502  */
503 #define CONFIG_BOOTP_BOOTFILESIZE
504 #define CONFIG_BOOTP_BOOTPATH
505 #define CONFIG_BOOTP_GATEWAY
506 #define CONFIG_BOOTP_HOSTNAME
507
508
509 /*
510  * Command line configuration.
511  */
512 #include <config_cmd_default.h>
513
514 #define CONFIG_CMD_PING
515 #define CONFIG_CMD_I2C
516 #define CONFIG_CMD_ASKENV
517 #define CONFIG_CMD_SDRAM
518
519 #if defined(CONFIG_PCI)
520     #define CONFIG_CMD_PCI
521 #endif
522
523 #if defined(CONFIG_SYS_RAMBOOT)
524     #undef CONFIG_CMD_SAVEENV
525     #undef CONFIG_CMD_LOADS
526 #endif
527
528
529 #undef CONFIG_WATCHDOG          /* watchdog disabled */
530
531 /*
532  * Miscellaneous configurable options
533  */
534 #define CONFIG_SYS_LONGHELP             /* undef to save memory */
535 #define CONFIG_SYS_LOAD_ADDR            0x2000000 /* default load address */
536 #define CONFIG_SYS_PROMPT               "=> "   /* Monitor Command Prompt */
537
538 #if defined(CONFIG_CMD_KGDB)
539         #define CONFIG_SYS_CBSIZE       1024 /* Console I/O Buffer Size */
540 #else
541         #define CONFIG_SYS_CBSIZE       256 /* Console I/O Buffer Size */
542 #endif
543
544                                 /* Print Buffer Size */
545 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
546 #define CONFIG_SYS_MAXARGS      16      /* max number of command args */
547                                 /* Boot Argument Buffer Size */
548 #define CONFIG_SYS_BARGSIZE     CONFIG_SYS_CBSIZE
549 #define CONFIG_SYS_HZ           1000    /* decrementer freq: 1ms ticks */
550
551 /*
552  * For booting Linux, the board info and command line data
553  * have to be in the first 256 MB of memory, since this is
554  * the maximum mapped by the Linux kernel during initialization.
555  */
556 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20) /* Initial Memory map for Linux */
557
558 /*
559  * Core HID Setup
560  */
561 #define CONFIG_SYS_HID0_INIT    0x000000000
562 #define CONFIG_SYS_HID0_FINAL   (HID0_ENABLE_MACHINE_CHECK | \
563                                  HID0_ENABLE_INSTRUCTION_CACHE)
564 #define CONFIG_SYS_HID2         HID2_HBE
565
566 /*
567  * MMU Setup
568  */
569
570 #define CONFIG_HIGH_BATS        1       /* High BATs supported */
571
572 /* DDR/LBC SDRAM: cacheable */
573 #define CONFIG_SYS_IBAT0L       (CONFIG_SYS_SDRAM_BASE \
574                                 | BATL_PP_RW \
575                                 | BATL_MEMCOHERENCE)
576 #define CONFIG_SYS_IBAT0U       (CONFIG_SYS_SDRAM_BASE \
577                                 | BATU_BL_256M \
578                                 | BATU_VS \
579                                 | BATU_VP)
580 #define CONFIG_SYS_DBAT0L       CONFIG_SYS_IBAT0L
581 #define CONFIG_SYS_DBAT0U       CONFIG_SYS_IBAT0U
582
583 /* IMMRBAR & PCI IO: cache-inhibit and guarded */
584 #define CONFIG_SYS_IBAT1L       (CONFIG_SYS_IMMR \
585                                 | BATL_PP_RW \
586                                 | BATL_CACHEINHIBIT \
587                                 | BATL_GUARDEDSTORAGE)
588 #define CONFIG_SYS_IBAT1U       (CONFIG_SYS_IMMR \
589                                 | BATU_BL_4M \
590                                 | BATU_VS \
591                                 | BATU_VP)
592 #define CONFIG_SYS_DBAT1L       CONFIG_SYS_IBAT1L
593 #define CONFIG_SYS_DBAT1U       CONFIG_SYS_IBAT1U
594
595 /* BCSR: cache-inhibit and guarded */
596 #define CONFIG_SYS_IBAT2L       (CONFIG_SYS_BCSR \
597                                 | BATL_PP_RW \
598                                 | BATL_CACHEINHIBIT \
599                                 | BATL_GUARDEDSTORAGE)
600 #define CONFIG_SYS_IBAT2U       (CONFIG_SYS_BCSR \
601                                 | BATU_BL_128K \
602                                 | BATU_VS \
603                                 | BATU_VP)
604 #define CONFIG_SYS_DBAT2L       CONFIG_SYS_IBAT2L
605 #define CONFIG_SYS_DBAT2U       CONFIG_SYS_IBAT2U
606
607 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
608 #define CONFIG_SYS_IBAT3L       (CONFIG_SYS_FLASH_BASE \
609                                 | BATL_PP_RW \
610                                 | BATL_MEMCOHERENCE)
611 #define CONFIG_SYS_IBAT3U       (CONFIG_SYS_FLASH_BASE \
612                                 | BATU_BL_32M \
613                                 | BATU_VS \
614                                 | BATU_VP)
615 #define CONFIG_SYS_DBAT3L       (CONFIG_SYS_FLASH_BASE \
616                                 | BATL_PP_RW \
617                                 | BATL_CACHEINHIBIT \
618                                 | BATL_GUARDEDSTORAGE)
619 #define CONFIG_SYS_DBAT3U       CONFIG_SYS_IBAT3U
620
621 /* DDR/LBC SDRAM next 256M: cacheable */
622 #define CONFIG_SYS_IBAT4L       (CONFIG_SYS_SDRAM_BASE2 \
623                                 | BATL_PP_RW \
624                                 | BATL_MEMCOHERENCE)
625 #define CONFIG_SYS_IBAT4U       (CONFIG_SYS_SDRAM_BASE2 \
626                                 | BATU_BL_256M \
627                                 | BATU_VS \
628                                 | BATU_VP)
629 #define CONFIG_SYS_DBAT4L       CONFIG_SYS_IBAT4L
630 #define CONFIG_SYS_DBAT4U       CONFIG_SYS_IBAT4U
631
632 /* Stack in dcache: cacheable, no memory coherence */
633 #define CONFIG_SYS_IBAT5L       (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
634 #define CONFIG_SYS_IBAT5U       (CONFIG_SYS_INIT_RAM_ADDR \
635                                 | BATU_BL_128K \
636                                 | BATU_VS \
637                                 | BATU_VP)
638 #define CONFIG_SYS_DBAT5L       CONFIG_SYS_IBAT5L
639 #define CONFIG_SYS_DBAT5U       CONFIG_SYS_IBAT5U
640
641 #ifdef CONFIG_PCI
642 /* PCI MEM space: cacheable */
643 #define CONFIG_SYS_IBAT6L       (CONFIG_SYS_PCI1_MEM_PHYS \
644                                 | BATL_PP_RW \
645                                 | BATL_MEMCOHERENCE)
646 #define CONFIG_SYS_IBAT6U       (CONFIG_SYS_PCI1_MEM_PHYS \
647                                 | BATU_BL_256M \
648                                 | BATU_VS \
649                                 | BATU_VP)
650 #define CONFIG_SYS_DBAT6L       CONFIG_SYS_IBAT6L
651 #define CONFIG_SYS_DBAT6U       CONFIG_SYS_IBAT6U
652 /* PCI MMIO space: cache-inhibit and guarded */
653 #define CONFIG_SYS_IBAT7L       (CONFIG_SYS_PCI1_MMIO_PHYS \
654                                 | BATL_PP_RW \
655                                 | BATL_CACHEINHIBIT \
656                                 | BATL_GUARDEDSTORAGE)
657 #define CONFIG_SYS_IBAT7U       (CONFIG_SYS_PCI1_MMIO_PHYS \
658                                 | BATU_BL_256M \
659                                 | BATU_VS \
660                                 | BATU_VP)
661 #define CONFIG_SYS_DBAT7L       CONFIG_SYS_IBAT7L
662 #define CONFIG_SYS_DBAT7U       CONFIG_SYS_IBAT7U
663 #else
664 #define CONFIG_SYS_IBAT6L       (0)
665 #define CONFIG_SYS_IBAT6U       (0)
666 #define CONFIG_SYS_IBAT7L       (0)
667 #define CONFIG_SYS_IBAT7U       (0)
668 #define CONFIG_SYS_DBAT6L       CONFIG_SYS_IBAT6L
669 #define CONFIG_SYS_DBAT6U       CONFIG_SYS_IBAT6U
670 #define CONFIG_SYS_DBAT7L       CONFIG_SYS_IBAT7L
671 #define CONFIG_SYS_DBAT7U       CONFIG_SYS_IBAT7U
672 #endif
673
674 #if defined(CONFIG_CMD_KGDB)
675 #define CONFIG_KGDB_BAUDRATE    230400  /* speed of kgdb serial port */
676 #define CONFIG_KGDB_SER_INDEX   2       /* which serial port to use */
677 #endif
678
679 /*
680  * Environment Configuration
681  */
682
683 #define CONFIG_ENV_OVERWRITE
684
685 #if defined(CONFIG_UEC_ETH)
686 #define CONFIG_HAS_ETH0
687 #define CONFIG_HAS_ETH1
688 #endif
689
690 #define CONFIG_BAUDRATE 115200
691
692 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
693
694 #define CONFIG_BOOTDELAY 6      /* -1 disables auto-boot */
695 #undef  CONFIG_BOOTARGS         /* the boot command will set bootargs */
696
697 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
698         "netdev=eth0\0"                                                 \
699         "consoledev=ttyS0\0"                                            \
700         "ramdiskaddr=1000000\0"                                         \
701         "ramdiskfile=ramfs.83xx\0"                                      \
702         "fdtaddr=780000\0"                                              \
703         "fdtfile=mpc836x_mds.dtb\0"                                     \
704         ""
705
706 #define CONFIG_NFSBOOTCOMMAND                                           \
707         "setenv bootargs root=/dev/nfs rw "                             \
708                 "nfsroot=$serverip:$rootpath "                          \
709                 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"   \
710                                                         "$netdev:off "  \
711                 "console=$consoledev,$baudrate $othbootargs;"           \
712         "tftp $loadaddr $bootfile;"                                     \
713         "tftp $fdtaddr $fdtfile;"                                       \
714         "bootm $loadaddr - $fdtaddr"
715
716 #define CONFIG_RAMBOOTCOMMAND                                           \
717         "setenv bootargs root=/dev/ram rw "                             \
718                 "console=$consoledev,$baudrate $othbootargs;"           \
719         "tftp $ramdiskaddr $ramdiskfile;"                               \
720         "tftp $loadaddr $bootfile;"                                     \
721         "tftp $fdtaddr $fdtfile;"                                       \
722         "bootm $loadaddr $ramdiskaddr $fdtaddr"
723
724
725 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
726
727 #endif  /* __CONFIG_H */