2 * (C) Copyright 2006-2010
3 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5 * SPDX-License-Identifier: GPL-2.0+
9 * mpc8349emds board configuration file
16 #define CONFIG_DISPLAY_BOARDINFO
19 * High Level Configuration Options
21 #define CONFIG_E300 1 /* E300 Family */
22 #define CONFIG_MPC834x 1 /* MPC834x family */
23 #define CONFIG_MPC8349 1 /* MPC8349 specific */
24 #define CONFIG_MPC8349EMDS 1 /* MPC8349EMDS board specific */
26 #define CONFIG_SYS_TEXT_BASE 0xFE000000
28 #define CONFIG_PCI_66M
30 #define CONFIG_83XX_CLKIN 66000000 /* in Hz */
32 #define CONFIG_83XX_CLKIN 33000000 /* in Hz */
35 #ifdef CONFIG_PCISLAVE
37 #define CONFIG_83XX_PCICLK 66666666 /* in Hz */
38 #endif /* CONFIG_PCISLAVE */
40 #ifndef CONFIG_SYS_CLK_FREQ
42 #define CONFIG_SYS_CLK_FREQ 66000000
43 #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_4X1
45 #define CONFIG_SYS_CLK_FREQ 33000000
46 #define HRCWL_CSB_TO_CLKIN HRCWL_CSB_TO_CLKIN_8X1
50 #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
52 #define CONFIG_SYS_IMMR 0xE0000000
54 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
55 #define CONFIG_SYS_MEMTEST_START 0x00000000 /* memtest region */
56 #define CONFIG_SYS_MEMTEST_END 0x00100000
61 #define CONFIG_DDR_ECC /* support DDR ECC function */
62 #define CONFIG_DDR_ECC_CMD /* use DDR ECC user commands */
63 #define CONFIG_SPD_EEPROM /* use SPD EEPROM for DDR setup*/
66 * define CONFIG_SYS_FSL_DDR2 to use unified DDR driver
67 * undefine it to use old spd_sdram.c
69 #define CONFIG_SYS_FSL_DDR2
70 #ifdef CONFIG_SYS_FSL_DDR2
71 #define CONFIG_SYS_FSL_DDRC_GEN2
72 #define CONFIG_SYS_SPD_BUS_NUM 0
73 #define SPD_EEPROM_ADDRESS1 0x52
74 #define SPD_EEPROM_ADDRESS2 0x51
75 #define CONFIG_NUM_DDR_CONTROLLERS 1
76 #define CONFIG_DIMM_SLOTS_PER_CTLR 2
77 #define CONFIG_CHIP_SELECTS_PER_CTRL (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
78 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
79 #define CONFIG_MEM_INIT_VALUE 0xDeadBeef
83 * 32-bit data path mode.
85 * Please note that using this mode for devices with the real density of 64-bit
86 * effectively reduces the amount of available memory due to the effect of
87 * wrapping around while translating address to row/columns, for example in the
88 * 256MB module the upper 128MB get aliased with contents of the lower
89 * 128MB); normally this define should be used for devices with real 32-bit
92 #undef CONFIG_DDR_32BIT
94 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
95 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
96 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
97 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL (DDR_SDRAM_CLK_CNTL_SS_EN \
98 | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
99 #undef CONFIG_DDR_2T_TIMING
102 * DDRCDR - DDR Control Driver Register
104 #define CONFIG_SYS_DDRCDR_VALUE 0x80080001
106 #if defined(CONFIG_SPD_EEPROM)
108 * Determine DDR configuration from I2C interface.
110 #define SPD_EEPROM_ADDRESS 0x51 /* DDR DIMM */
113 * Manually set up DDR parameters
115 #define CONFIG_SYS_DDR_SIZE 256 /* MB */
116 #if defined(CONFIG_DDR_II)
117 #define CONFIG_SYS_DDRCDR 0x80080001
118 #define CONFIG_SYS_DDR_CS2_BNDS 0x0000000f
119 #define CONFIG_SYS_DDR_CS2_CONFIG 0x80330102
120 #define CONFIG_SYS_DDR_TIMING_0 0x00220802
121 #define CONFIG_SYS_DDR_TIMING_1 0x38357322
122 #define CONFIG_SYS_DDR_TIMING_2 0x2f9048c8
123 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
124 #define CONFIG_SYS_DDR_CLK_CNTL 0x02000000
125 #define CONFIG_SYS_DDR_MODE 0x47d00432
126 #define CONFIG_SYS_DDR_MODE2 0x8000c000
127 #define CONFIG_SYS_DDR_INTERVAL 0x03cf0080
128 #define CONFIG_SYS_DDR_SDRAM_CFG 0x43000000
129 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000
131 #define CONFIG_SYS_DDR_CS2_CONFIG (CSCONFIG_EN \
132 | CSCONFIG_ROW_BIT_13 \
133 | CSCONFIG_COL_BIT_10)
134 #define CONFIG_SYS_DDR_TIMING_1 0x36332321
135 #define CONFIG_SYS_DDR_TIMING_2 0x00000800 /* P9-45,may need tuning */
136 #define CONFIG_SYS_DDR_CONTROL 0xc2000000 /* unbuffered,no DYN_PWR */
137 #define CONFIG_SYS_DDR_INTERVAL 0x04060100 /* autocharge,no open page */
139 #if defined(CONFIG_DDR_32BIT)
140 /* set burst length to 8 for 32-bit data path */
141 /* DLL,normal,seq,4/2.5, 8 burst len */
142 #define CONFIG_SYS_DDR_MODE 0x00000023
144 /* the default burst length is 4 - for 64-bit data path */
145 /* DLL,normal,seq,4/2.5, 4 burst len */
146 #define CONFIG_SYS_DDR_MODE 0x00000022
152 * SDRAM on the Local Bus
154 #define CONFIG_SYS_LBC_SDRAM_BASE 0xF0000000 /* Localbus SDRAM */
155 #define CONFIG_SYS_LBC_SDRAM_SIZE 64 /* LBC SDRAM is 64MB */
158 * FLASH on the Local Bus
160 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
161 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
162 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
163 #define CONFIG_SYS_FLASH_SIZE 32 /* max flash size in MB */
164 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
165 /* #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE */
167 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
168 | BR_PS_16 /* 16 bit port */ \
169 | BR_MS_GPCM /* MSEL = GPCM */ \
171 #define CONFIG_SYS_OR0_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
181 /* window base at flash base */
182 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
183 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_32MB)
185 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
186 #define CONFIG_SYS_MAX_FLASH_SECT 256 /* max sectors per device */
188 #undef CONFIG_SYS_FLASH_CHECKSUM
189 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
190 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
192 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
194 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
195 #define CONFIG_SYS_RAMBOOT
197 #undef CONFIG_SYS_RAMBOOT
201 * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
203 #define CONFIG_SYS_BCSR 0xE2400000
204 /* Access window base at BCSR base */
205 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_BCSR
206 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
207 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_BCSR \
212 #define CONFIG_SYS_OR1_PRELIM (OR_AM_32KB \
216 | OR_GPCM_TRLX_CLEAR \
217 | OR_GPCM_EHTR_CLEAR)
220 #define CONFIG_SYS_INIT_RAM_LOCK 1
221 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
222 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
224 #define CONFIG_SYS_GBL_DATA_OFFSET \
225 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
226 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
228 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
229 #define CONFIG_SYS_MALLOC_LEN (256 * 1024) /* Reserved for malloc */
232 * Local Bus LCRR and LBCR regs
233 * LCRR: DLL bypass, Clock divider is 4
234 * External Local Bus rate is
235 * CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
237 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
238 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
239 #define CONFIG_SYS_LBC_LBCR 0x00000000
242 * The MPC834xEA MDS for 834xE rev3.1 may not be assembled SDRAM memory.
243 * if board has SRDAM on local bus, you can define CONFIG_SYS_LB_SDRAM
245 #undef CONFIG_SYS_LB_SDRAM
247 #ifdef CONFIG_SYS_LB_SDRAM
248 /* Local bus BR2, OR2 definition for SDRAM if soldered on the MDS board */
250 * Base Register 2 and Option Register 2 configure SDRAM.
251 * The SDRAM base address, CONFIG_SYS_LBC_SDRAM_BASE, is 0xf0000000.
254 * Base address of 0xf0000000 = BR[0:16] = 1111 0000 0000 0000 0
255 * port-size = 32-bits = BR2[19:20] = 11
256 * no parity checking = BR2[21:22] = 00
257 * SDRAM for MSEL = BR2[24:26] = 011
260 * 0 4 8 12 16 20 24 28
261 * 1111 0000 0000 0000 0001 1000 0110 0001 = F0001861
264 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_LBC_SDRAM_BASE \
265 | BR_PS_32 /* 32-bit port */ \
266 | BR_MS_SDRAM /* MSEL = SDRAM */ \
269 #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_LBC_SDRAM_BASE
270 #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_64MB)
273 * The SDRAM size in MB, CONFIG_SYS_LBC_SDRAM_SIZE, is 64.
276 * 64MB mask for AM, OR2[0:7] = 1111 1100
277 * XAM, OR2[17:18] = 11
278 * 9 columns OR2[19-21] = 010
279 * 13 rows OR2[23-25] = 100
280 * EAD set for extra time OR[31] = 1
282 * 0 4 8 12 16 20 24 28
283 * 1111 1100 0000 0000 0110 1001 0000 0001 = FC006901
286 #define CONFIG_SYS_OR2_PRELIM (OR_AM_64MB \
288 | ((9 - OR_SDRAM_MIN_COLS) << OR_SDRAM_COLS_SHIFT) \
289 | ((13 - OR_SDRAM_MIN_ROWS) << OR_SDRAM_ROWS_SHIFT) \
293 /* LB sdram refresh timer, about 6us */
294 #define CONFIG_SYS_LBC_LSRT 0x32000000
295 /* LB refresh timer prescal, 266MHz/32 */
296 #define CONFIG_SYS_LBC_MRTPR 0x20000000
298 #define CONFIG_SYS_LBC_LSDMR_COMMON (LSDMR_RFEN \
308 * SDRAM Controller configuration sequence.
310 #define CONFIG_SYS_LBC_LSDMR_1 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_PCHALL)
311 #define CONFIG_SYS_LBC_LSDMR_2 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
312 #define CONFIG_SYS_LBC_LSDMR_3 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_ARFRSH)
313 #define CONFIG_SYS_LBC_LSDMR_4 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_MRW)
314 #define CONFIG_SYS_LBC_LSDMR_5 (CONFIG_SYS_LBC_LSDMR_COMMON | LSDMR_OP_NORMAL)
320 #define CONFIG_CONS_INDEX 1
321 #define CONFIG_SYS_NS16550_SERIAL
322 #define CONFIG_SYS_NS16550_REG_SIZE 1
323 #define CONFIG_SYS_NS16550_CLK get_bus_freq(0)
325 #define CONFIG_SYS_BAUDRATE_TABLE \
326 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
328 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
329 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
331 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
332 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
335 #define CONFIG_SYS_I2C
336 #define CONFIG_SYS_I2C_FSL
337 #define CONFIG_SYS_FSL_I2C_SPEED 400000
338 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
339 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
340 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
341 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
342 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
343 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
346 #define CONFIG_MPC8XXX_SPI
347 #undef CONFIG_SOFT_SPI /* SPI bit-banged */
349 /* GPIOs. Used as SPI chip selects */
350 #define CONFIG_SYS_GPIO1_PRELIM
351 #define CONFIG_SYS_GPIO1_DIR 0xC0000000 /* SPI CS on 0, LED on 1 */
352 #define CONFIG_SYS_GPIO1_DAT 0xC0000000 /* Both are active LOW */
355 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
356 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
357 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
358 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
361 #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY 1 /* Use SYS board PHY */
365 * Addresses are mapped 1-1.
367 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
368 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
369 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
370 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
371 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
372 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
373 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
374 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
375 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
377 #define CONFIG_SYS_PCI2_MEM_BASE 0xA0000000
378 #define CONFIG_SYS_PCI2_MEM_PHYS CONFIG_SYS_PCI2_MEM_BASE
379 #define CONFIG_SYS_PCI2_MEM_SIZE 0x10000000 /* 256M */
380 #define CONFIG_SYS_PCI2_MMIO_BASE 0xB0000000
381 #define CONFIG_SYS_PCI2_MMIO_PHYS CONFIG_SYS_PCI2_MMIO_BASE
382 #define CONFIG_SYS_PCI2_MMIO_SIZE 0x10000000 /* 256M */
383 #define CONFIG_SYS_PCI2_IO_BASE 0x00000000
384 #define CONFIG_SYS_PCI2_IO_PHYS 0xE2100000
385 #define CONFIG_SYS_PCI2_IO_SIZE 0x00100000 /* 1M */
387 #if defined(CONFIG_PCI)
390 #if defined(PCI_64BIT)
396 #define CONFIG_PCI_PNP /* do pci plug-and-play */
397 #define CONFIG_83XX_PCI_STREAMING
399 #undef CONFIG_EEPRO100
402 #if !defined(CONFIG_PCI_PNP)
403 #define PCI_ENET0_IOADDR 0xFIXME
404 #define PCI_ENET0_MEMADDR 0xFIXME
405 #define PCI_IDSEL_NUMBER 0x0c /* slot0->3(IDSEL)=12->15 */
408 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
409 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
411 #endif /* CONFIG_PCI */
416 #define CONFIG_TSEC_ENET /* TSEC ethernet support */
418 #if defined(CONFIG_TSEC_ENET)
420 #define CONFIG_GMII 1 /* MII PHY management */
421 #define CONFIG_TSEC1 1
422 #define CONFIG_TSEC1_NAME "TSEC0"
423 #define CONFIG_TSEC2 1
424 #define CONFIG_TSEC2_NAME "TSEC1"
425 #define TSEC1_PHY_ADDR 0
426 #define TSEC2_PHY_ADDR 1
427 #define TSEC1_PHYIDX 0
428 #define TSEC2_PHYIDX 0
429 #define TSEC1_FLAGS TSEC_GIGABIT
430 #define TSEC2_FLAGS TSEC_GIGABIT
432 /* Options are: TSEC[0-1] */
433 #define CONFIG_ETHPRIME "TSEC0"
435 #endif /* CONFIG_TSEC_ENET */
438 * Configure on-board RTC
440 #define CONFIG_RTC_DS1374 /* use ds1374 rtc via i2c */
441 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
446 #ifndef CONFIG_SYS_RAMBOOT
447 #define CONFIG_ENV_IS_IN_FLASH 1
448 #define CONFIG_ENV_ADDR \
449 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
450 #define CONFIG_ENV_SECT_SIZE 0x20000 /* 128K(one sector) for env */
451 #define CONFIG_ENV_SIZE 0x2000
453 /* Address and size of Redundant Environment Sector */
454 #define CONFIG_ENV_ADDR_REDUND (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
455 #define CONFIG_ENV_SIZE_REDUND (CONFIG_ENV_SIZE)
458 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
459 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
460 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
461 #define CONFIG_ENV_SIZE 0x2000
464 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
465 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
470 #define CONFIG_BOOTP_BOOTFILESIZE
471 #define CONFIG_BOOTP_BOOTPATH
472 #define CONFIG_BOOTP_GATEWAY
473 #define CONFIG_BOOTP_HOSTNAME
476 * Command line configuration.
478 #define CONFIG_CMD_DATE
480 #if defined(CONFIG_PCI)
481 #define CONFIG_CMD_PCI
484 #undef CONFIG_WATCHDOG /* watchdog disabled */
487 * Miscellaneous configurable options
489 #define CONFIG_SYS_LONGHELP /* undef to save memory */
490 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
492 #if defined(CONFIG_CMD_KGDB)
493 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
495 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
498 /* Print Buffer Size */
499 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
500 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
501 /* Boot Argument Buffer Size */
502 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
505 * For booting Linux, the board info and command line data
506 * have to be in the first 256 MB of memory, since this is
507 * the maximum mapped by the Linux kernel during initialization.
509 /* Initial Memory map for Linux*/
510 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
511 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
513 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
516 #define CONFIG_SYS_HRCW_LOW (\
517 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
518 HRCWL_DDR_TO_SCB_CLK_1X1 |\
519 HRCWL_CSB_TO_CLKIN |\
521 HRCWL_CORE_TO_CSB_2X1)
523 #define CONFIG_SYS_HRCW_LOW (\
524 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
525 HRCWL_DDR_TO_SCB_CLK_1X1 |\
526 HRCWL_CSB_TO_CLKIN |\
528 HRCWL_CORE_TO_CSB_3X1)
530 #define CONFIG_SYS_HRCW_LOW (\
531 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
532 HRCWL_DDR_TO_SCB_CLK_1X1 |\
533 HRCWL_CSB_TO_CLKIN |\
535 HRCWL_CORE_TO_CSB_2X1)
537 #define CONFIG_SYS_HRCW_LOW (\
538 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
539 HRCWL_DDR_TO_SCB_CLK_1X1 |\
540 HRCWL_CSB_TO_CLKIN |\
542 HRCWL_CORE_TO_CSB_1X1)
544 #define CONFIG_SYS_HRCW_LOW (\
545 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
546 HRCWL_DDR_TO_SCB_CLK_1X1 |\
547 HRCWL_CSB_TO_CLKIN |\
549 HRCWL_CORE_TO_CSB_1X1)
552 #ifdef CONFIG_PCISLAVE
553 #define CONFIG_SYS_HRCW_HIGH (\
556 HRCWH_PCI1_ARBITER_DISABLE |\
557 HRCWH_PCI2_ARBITER_DISABLE |\
559 HRCWH_FROM_0X00000100 |\
560 HRCWH_BOOTSEQ_DISABLE |\
561 HRCWH_SW_WATCHDOG_DISABLE |\
562 HRCWH_ROM_LOC_LOCAL_16BIT |\
563 HRCWH_TSEC1M_IN_GMII |\
564 HRCWH_TSEC2M_IN_GMII)
566 #if defined(PCI_64BIT)
567 #define CONFIG_SYS_HRCW_HIGH (\
570 HRCWH_PCI1_ARBITER_ENABLE |\
571 HRCWH_PCI2_ARBITER_DISABLE |\
573 HRCWH_FROM_0X00000100 |\
574 HRCWH_BOOTSEQ_DISABLE |\
575 HRCWH_SW_WATCHDOG_DISABLE |\
576 HRCWH_ROM_LOC_LOCAL_16BIT |\
577 HRCWH_TSEC1M_IN_GMII |\
578 HRCWH_TSEC2M_IN_GMII)
580 #define CONFIG_SYS_HRCW_HIGH (\
583 HRCWH_PCI1_ARBITER_ENABLE |\
584 HRCWH_PCI2_ARBITER_ENABLE |\
586 HRCWH_FROM_0X00000100 |\
587 HRCWH_BOOTSEQ_DISABLE |\
588 HRCWH_SW_WATCHDOG_DISABLE |\
589 HRCWH_ROM_LOC_LOCAL_16BIT |\
590 HRCWH_TSEC1M_IN_GMII |\
591 HRCWH_TSEC2M_IN_GMII)
592 #endif /* PCI_64BIT */
593 #endif /* CONFIG_PCISLAVE */
598 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
599 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
600 #define CONFIG_SYS_SPCR_TSEC1EP 3 /* TSEC1 emergency priority (0-3) */
601 #define CONFIG_SYS_SPCR_TSEC2EP 3 /* TSEC2 emergency priority (0-3) */
602 #define CONFIG_SYS_SCCR_TSEC1CM 1 /* TSEC1 clock mode (0-3) */
603 #define CONFIG_SYS_SCCR_TSEC2CM 1 /* TSEC2 & I2C0 clock mode (0-3) */
605 /* System IO Config */
606 #define CONFIG_SYS_SICRH 0
607 #define CONFIG_SYS_SICRL SICRL_LDP_A
609 #define CONFIG_SYS_HID0_INIT 0x000000000
610 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK \
611 | HID0_ENABLE_INSTRUCTION_CACHE)
613 /* #define CONFIG_SYS_HID0_FINAL (\
614 HID0_ENABLE_INSTRUCTION_CACHE |\
616 HID0_ENABLE_ADDRESS_BROADCAST) */
618 #define CONFIG_SYS_HID2 HID2_HBE
619 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
621 /* DDR @ 0x00000000 */
622 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
625 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
630 /* PCI @ 0x80000000 */
632 #define CONFIG_PCI_INDIRECT_BRIDGE
633 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE \
636 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
640 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
642 | BATL_CACHEINHIBIT \
643 | BATL_GUARDEDSTORAGE)
644 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
649 #define CONFIG_SYS_IBAT1L (0)
650 #define CONFIG_SYS_IBAT1U (0)
651 #define CONFIG_SYS_IBAT2L (0)
652 #define CONFIG_SYS_IBAT2U (0)
655 #ifdef CONFIG_MPC83XX_PCI2
656 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_PCI2_MEM_BASE \
659 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_PCI2_MEM_BASE \
663 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI2_MMIO_BASE \
665 | BATL_CACHEINHIBIT \
666 | BATL_GUARDEDSTORAGE)
667 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI2_MMIO_BASE \
672 #define CONFIG_SYS_IBAT3L (0)
673 #define CONFIG_SYS_IBAT3U (0)
674 #define CONFIG_SYS_IBAT4L (0)
675 #define CONFIG_SYS_IBAT4U (0)
678 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
679 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
681 | BATL_CACHEINHIBIT \
682 | BATL_GUARDEDSTORAGE)
683 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
688 /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
689 #define CONFIG_SYS_IBAT6L (0xF0000000 \
691 | BATL_MEMCOHERENCE \
692 | BATL_GUARDEDSTORAGE)
693 #define CONFIG_SYS_IBAT6U (0xF0000000 \
698 #define CONFIG_SYS_IBAT7L (0)
699 #define CONFIG_SYS_IBAT7U (0)
701 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
702 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
703 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
704 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
705 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
706 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
707 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
708 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
709 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
710 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
711 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
712 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
713 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
714 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
715 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
716 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
718 #if defined(CONFIG_CMD_KGDB)
719 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
723 * Environment Configuration
725 #define CONFIG_ENV_OVERWRITE
727 #if defined(CONFIG_TSEC_ENET)
728 #define CONFIG_HAS_ETH1
729 #define CONFIG_HAS_ETH0
732 #define CONFIG_HOSTNAME mpc8349emds
733 #define CONFIG_ROOTPATH "/nfsroot/rootfs"
734 #define CONFIG_BOOTFILE "uImage"
736 #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
738 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
740 #define CONFIG_BAUDRATE 115200
742 #define CONFIG_PREBOOT "echo;" \
743 "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
746 #define CONFIG_EXTRA_ENV_SETTINGS \
748 "hostname=mpc8349emds\0" \
749 "nfsargs=setenv bootargs root=/dev/nfs rw " \
750 "nfsroot=${serverip}:${rootpath}\0" \
751 "ramargs=setenv bootargs root=/dev/ram rw\0" \
752 "addip=setenv bootargs ${bootargs} " \
753 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}" \
754 ":${hostname}:${netdev}:off panic=1\0" \
755 "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
756 "flash_nfs=run nfsargs addip addtty;" \
757 "bootm ${kernel_addr}\0" \
758 "flash_self=run ramargs addip addtty;" \
759 "bootm ${kernel_addr} ${ramdisk_addr}\0" \
760 "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;" \
762 "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0" \
763 "update=protect off fe000000 fe03ffff; " \
764 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
765 "upd=run load update\0" \
767 "fdtfile=mpc834x_mds.dtb\0" \
770 #define CONFIG_NFSBOOTCOMMAND \
771 "setenv bootargs root=/dev/nfs rw " \
772 "nfsroot=$serverip:$rootpath " \
773 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
775 "console=$consoledev,$baudrate $othbootargs;" \
776 "tftp $loadaddr $bootfile;" \
777 "tftp $fdtaddr $fdtfile;" \
778 "bootm $loadaddr - $fdtaddr"
780 #define CONFIG_RAMBOOTCOMMAND \
781 "setenv bootargs root=/dev/ram rw " \
782 "console=$consoledev,$baudrate $othbootargs;" \
783 "tftp $ramdiskaddr $ramdiskfile;" \
784 "tftp $loadaddr $bootfile;" \
785 "tftp $fdtaddr $fdtfile;" \
786 "bootm $loadaddr $ramdiskaddr $fdtaddr"
788 #define CONFIG_BOOTCOMMAND "run flash_self"
790 #endif /* __CONFIG_H */