e4d90589e9ad2793cff749032dd79a45b1dfe4d2
[platform/kernel/u-boot.git] / include / configs / MPC8349EMDS.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * (C) Copyright 2006-2010
4  * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
5  */
6
7 /*
8  * mpc8349emds board configuration file
9  *
10  */
11
12 #ifndef __CONFIG_H
13 #define __CONFIG_H
14
15 /*
16  * High Level Configuration Options
17  */
18 #define CONFIG_E300             1       /* E300 Family */
19
20 #define CONFIG_SYS_IMMR         0xE0000000
21
22 #undef CONFIG_SYS_DRAM_TEST             /* memory test, takes time */
23 #define CONFIG_SYS_MEMTEST_START        0x00000000      /* memtest region */
24 #define CONFIG_SYS_MEMTEST_END          0x00100000
25
26 /*
27  * DDR Setup
28  */
29 #define CONFIG_DDR_ECC                  /* support DDR ECC function */
30 #define CONFIG_DDR_ECC_CMD              /* use DDR ECC user commands */
31 #define CONFIG_SPD_EEPROM               /* use SPD EEPROM for DDR setup*/
32
33 /*
34  * SYS_FSL_DDR2 is selected in Kconfig to use unified DDR driver
35  * unselect it to use old spd_sdram.c
36  */
37 #define CONFIG_SYS_SPD_BUS_NUM  0
38 #define SPD_EEPROM_ADDRESS1     0x52
39 #define SPD_EEPROM_ADDRESS2     0x51
40 #define CONFIG_DIMM_SLOTS_PER_CTLR      2
41 #define CONFIG_CHIP_SELECTS_PER_CTRL    (2 * CONFIG_DIMM_SLOTS_PER_CTLR)
42 #define CONFIG_ECC_INIT_VIA_DDRCONTROLLER
43 #define CONFIG_MEM_INIT_VALUE   0xDeadBeef
44
45 /*
46  * 32-bit data path mode.
47  *
48  * Please note that using this mode for devices with the real density of 64-bit
49  * effectively reduces the amount of available memory due to the effect of
50  * wrapping around while translating address to row/columns, for example in the
51  * 256MB module the upper 128MB get aliased with contents of the lower
52  * 128MB); normally this define should be used for devices with real 32-bit
53  * data path.
54  */
55 #undef CONFIG_DDR_32BIT
56
57 #define CONFIG_SYS_DDR_BASE     0x00000000      /* DDR is system memory*/
58 #define CONFIG_SYS_SDRAM_BASE   CONFIG_SYS_DDR_BASE
59 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_DDR_BASE
60 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   (DDR_SDRAM_CLK_CNTL_SS_EN \
61                                         | DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05)
62 #undef  CONFIG_DDR_2T_TIMING
63
64 /*
65  * DDRCDR - DDR Control Driver Register
66  */
67 #define CONFIG_SYS_DDRCDR_VALUE 0x80080001
68
69 #if defined(CONFIG_SPD_EEPROM)
70 /*
71  * Determine DDR configuration from I2C interface.
72  */
73 #define SPD_EEPROM_ADDRESS      0x51            /* DDR DIMM */
74 #else
75 /*
76  * Manually set up DDR parameters
77  */
78 #define CONFIG_SYS_DDR_SIZE             256             /* MB */
79 #if defined(CONFIG_DDR_II)
80 #define CONFIG_SYS_DDRCDR               0x80080001
81 #define CONFIG_SYS_DDR_CS2_BNDS         0x0000000f
82 #define CONFIG_SYS_DDR_CS2_CONFIG       0x80330102
83 #define CONFIG_SYS_DDR_TIMING_0         0x00220802
84 #define CONFIG_SYS_DDR_TIMING_1         0x38357322
85 #define CONFIG_SYS_DDR_TIMING_2         0x2f9048c8
86 #define CONFIG_SYS_DDR_TIMING_3         0x00000000
87 #define CONFIG_SYS_DDR_CLK_CNTL         0x02000000
88 #define CONFIG_SYS_DDR_MODE             0x47d00432
89 #define CONFIG_SYS_DDR_MODE2            0x8000c000
90 #define CONFIG_SYS_DDR_INTERVAL         0x03cf0080
91 #define CONFIG_SYS_DDR_SDRAM_CFG        0x43000000
92 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000
93 #else
94 #define CONFIG_SYS_DDR_CS2_CONFIG       (CSCONFIG_EN \
95                                 | CSCONFIG_ROW_BIT_13 \
96                                 | CSCONFIG_COL_BIT_10)
97 #define CONFIG_SYS_DDR_TIMING_1 0x36332321
98 #define CONFIG_SYS_DDR_TIMING_2 0x00000800      /* P9-45,may need tuning */
99 #define CONFIG_SYS_DDR_CONTROL  0xc2000000      /* unbuffered,no DYN_PWR */
100 #define CONFIG_SYS_DDR_INTERVAL 0x04060100      /* autocharge,no open page */
101
102 #if defined(CONFIG_DDR_32BIT)
103 /* set burst length to 8 for 32-bit data path */
104                                 /* DLL,normal,seq,4/2.5, 8 burst len */
105 #define CONFIG_SYS_DDR_MODE     0x00000023
106 #else
107 /* the default burst length is 4 - for 64-bit data path */
108                                 /* DLL,normal,seq,4/2.5, 4 burst len */
109 #define CONFIG_SYS_DDR_MODE     0x00000022
110 #endif
111 #endif
112 #endif
113
114 /*
115  * SDRAM on the Local Bus
116  */
117 #define CONFIG_SYS_LBC_SDRAM_BASE       0xF0000000      /* Localbus SDRAM */
118 #define CONFIG_SYS_LBC_SDRAM_SIZE       64              /* LBC SDRAM is 64MB */
119
120 /*
121  * FLASH on the Local Bus
122  */
123 #define CONFIG_SYS_FLASH_BASE           0xFE000000      /* start of FLASH   */
124 #define CONFIG_SYS_FLASH_SIZE           32      /* max flash size in MB */
125
126 #define CONFIG_SYS_BR0_PRELIM   (CONFIG_SYS_FLASH_BASE \
127                                 | BR_PS_16      /* 16 bit port  */ \
128                                 | BR_MS_GPCM    /* MSEL = GPCM */ \
129                                 | BR_V)         /* valid */
130 #define CONFIG_SYS_OR0_PRELIM   (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
131                                 | OR_UPM_XAM \
132                                 | OR_GPCM_CSNT \
133                                 | OR_GPCM_ACS_DIV2 \
134                                 | OR_GPCM_XACS \
135                                 | OR_GPCM_SCY_15 \
136                                 | OR_GPCM_TRLX_SET \
137                                 | OR_GPCM_EHTR_SET \
138                                 | OR_GPCM_EAD)
139
140                                         /* window base at flash base */
141 #define CONFIG_SYS_LBLAWBAR0_PRELIM     CONFIG_SYS_FLASH_BASE
142 #define CONFIG_SYS_LBLAWAR0_PRELIM      (LBLAWAR_EN | LBLAWAR_32MB)
143
144 #define CONFIG_SYS_MAX_FLASH_BANKS      1       /* number of banks */
145 #define CONFIG_SYS_MAX_FLASH_SECT       256     /* max sectors per device */
146
147 #undef CONFIG_SYS_FLASH_CHECKSUM
148 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000   /* Flash Erase Timeout (ms) */
149 #define CONFIG_SYS_FLASH_WRITE_TOUT     500     /* Flash Write Timeout (ms) */
150
151 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
152
153 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE)
154 #define CONFIG_SYS_RAMBOOT
155 #else
156 #undef  CONFIG_SYS_RAMBOOT
157 #endif
158
159 /*
160  * BCSR register on local bus 32KB, 8-bit wide for MDS config reg
161  */
162 #define CONFIG_SYS_BCSR                 0xE2400000
163                                         /* Access window base at BCSR base */
164 #define CONFIG_SYS_LBLAWBAR1_PRELIM     CONFIG_SYS_BCSR
165 #define CONFIG_SYS_LBLAWAR1_PRELIM      (LBLAWAR_EN | LBLAWAR_32KB)
166 #define CONFIG_SYS_BR1_PRELIM           (CONFIG_SYS_BCSR \
167                                         | BR_PS_8 \
168                                         | BR_MS_GPCM \
169                                         | BR_V)
170                                         /* 0x00000801 */
171 #define CONFIG_SYS_OR1_PRELIM           (OR_AM_32KB \
172                                         | OR_GPCM_XAM \
173                                         | OR_GPCM_CSNT \
174                                         | OR_GPCM_SCY_15 \
175                                         | OR_GPCM_TRLX_CLEAR \
176                                         | OR_GPCM_EHTR_CLEAR)
177                                         /* 0xFFFFE8F0 */
178
179 #define CONFIG_SYS_INIT_RAM_LOCK        1
180 #define CONFIG_SYS_INIT_RAM_ADDR        0xFD000000      /* Initial RAM addr */
181 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000  /* Size of used area in RAM*/
182
183 #define CONFIG_SYS_GBL_DATA_OFFSET      \
184                         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
185 #define CONFIG_SYS_INIT_SP_OFFSET       CONFIG_SYS_GBL_DATA_OFFSET
186
187 #define CONFIG_SYS_MONITOR_LEN  (512 * 1024)    /* Reserve 512 kB for Mon */
188 #define CONFIG_SYS_MALLOC_LEN   (256 * 1024)    /* Reserved for malloc */
189
190 /*
191  * Local Bus LCRR and LBCR regs
192  *    LCRR:  DLL bypass, Clock divider is 4
193  * External Local Bus rate is
194  *    CLKIN * HRCWL_CSB_TO_CLKIN / HRCWL_LCL_BUS_TO_SCB_CLK / LCRR_CLKDIV
195  */
196 #define CONFIG_SYS_LCRR_DBYP    LCRR_DBYP
197 #define CONFIG_SYS_LCRR_CLKDIV  LCRR_CLKDIV_4
198 #define CONFIG_SYS_LBC_LBCR     0x00000000
199
200 /*
201  * Serial Port
202  */
203 #define CONFIG_SYS_NS16550_SERIAL
204 #define CONFIG_SYS_NS16550_REG_SIZE    1
205 #define CONFIG_SYS_NS16550_CLK          get_bus_freq(0)
206
207 #define CONFIG_SYS_BAUDRATE_TABLE  \
208                 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
209
210 #define CONFIG_SYS_NS16550_COM1        (CONFIG_SYS_IMMR+0x4500)
211 #define CONFIG_SYS_NS16550_COM2        (CONFIG_SYS_IMMR+0x4600)
212
213 /* I2C */
214 #define CONFIG_SYS_I2C
215 #define CONFIG_SYS_I2C_FSL
216 #define CONFIG_SYS_FSL_I2C_SPEED        400000
217 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
218 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
219 #define CONFIG_SYS_FSL_I2C2_SPEED       400000
220 #define CONFIG_SYS_FSL_I2C2_SLAVE       0x7F
221 #define CONFIG_SYS_FSL_I2C2_OFFSET      0x3100
222 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x69} }
223
224 /* SPI */
225 #undef CONFIG_SOFT_SPI                  /* SPI bit-banged */
226
227 /* GPIOs.  Used as SPI chip selects */
228 #define CONFIG_SYS_GPIO1_PRELIM
229 #define CONFIG_SYS_GPIO1_DIR            0xC0000000  /* SPI CS on 0, LED on 1 */
230 #define CONFIG_SYS_GPIO1_DAT            0xC0000000  /* Both are active LOW */
231
232 /* TSEC */
233 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
234 #define CONFIG_SYS_TSEC1        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
235 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
236 #define CONFIG_SYS_TSEC2        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
237
238 /* USB */
239 #define CONFIG_SYS_USE_MPC834XSYS_USB_PHY       1 /* Use SYS board PHY */
240
241 /*
242  * General PCI
243  * Addresses are mapped 1-1.
244  */
245 #define CONFIG_SYS_PCI1_MEM_BASE        0x80000000
246 #define CONFIG_SYS_PCI1_MEM_PHYS        CONFIG_SYS_PCI1_MEM_BASE
247 #define CONFIG_SYS_PCI1_MEM_SIZE        0x10000000      /* 256M */
248 #define CONFIG_SYS_PCI1_MMIO_BASE       0x90000000
249 #define CONFIG_SYS_PCI1_MMIO_PHYS       CONFIG_SYS_PCI1_MMIO_BASE
250 #define CONFIG_SYS_PCI1_MMIO_SIZE       0x10000000      /* 256M */
251 #define CONFIG_SYS_PCI1_IO_BASE         0x00000000
252 #define CONFIG_SYS_PCI1_IO_PHYS         0xE2000000
253 #define CONFIG_SYS_PCI1_IO_SIZE         0x00100000      /* 1M */
254
255 #define CONFIG_SYS_PCI2_MEM_BASE        0xA0000000
256 #define CONFIG_SYS_PCI2_MEM_PHYS        CONFIG_SYS_PCI2_MEM_BASE
257 #define CONFIG_SYS_PCI2_MEM_SIZE        0x10000000      /* 256M */
258 #define CONFIG_SYS_PCI2_MMIO_BASE       0xB0000000
259 #define CONFIG_SYS_PCI2_MMIO_PHYS       CONFIG_SYS_PCI2_MMIO_BASE
260 #define CONFIG_SYS_PCI2_MMIO_SIZE       0x10000000      /* 256M */
261 #define CONFIG_SYS_PCI2_IO_BASE         0x00000000
262 #define CONFIG_SYS_PCI2_IO_PHYS         0xE2100000
263 #define CONFIG_SYS_PCI2_IO_SIZE         0x00100000      /* 1M */
264
265 #if defined(CONFIG_PCI)
266
267 #define CONFIG_83XX_PCI_STREAMING
268
269 #undef CONFIG_EEPRO100
270 #undef CONFIG_TULIP
271
272 #if !defined(CONFIG_PCI_PNP)
273         #define PCI_ENET0_IOADDR        0xFIXME
274         #define PCI_ENET0_MEMADDR       0xFIXME
275         #define PCI_IDSEL_NUMBER        0x0c    /* slot0->3(IDSEL)=12->15 */
276 #endif
277
278 #undef CONFIG_PCI_SCAN_SHOW             /* show pci devices on startup */
279 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957  /* Freescale */
280
281 #endif  /* CONFIG_PCI */
282
283 /*
284  * TSEC configuration
285  */
286
287 #if defined(CONFIG_TSEC_ENET)
288
289 #define CONFIG_GMII             1       /* MII PHY management */
290 #define CONFIG_TSEC1            1
291 #define CONFIG_TSEC1_NAME       "TSEC0"
292 #define CONFIG_TSEC2            1
293 #define CONFIG_TSEC2_NAME       "TSEC1"
294 #define TSEC1_PHY_ADDR          0
295 #define TSEC2_PHY_ADDR          1
296 #define TSEC1_PHYIDX            0
297 #define TSEC2_PHYIDX            0
298 #define TSEC1_FLAGS             TSEC_GIGABIT
299 #define TSEC2_FLAGS             TSEC_GIGABIT
300
301 /* Options are: TSEC[0-1] */
302 #define CONFIG_ETHPRIME         "TSEC0"
303
304 #endif  /* CONFIG_TSEC_ENET */
305
306 /*
307  * Configure on-board RTC
308  */
309 #define CONFIG_RTC_DS1374               /* use ds1374 rtc via i2c */
310 #define CONFIG_SYS_I2C_RTC_ADDR 0x68    /* at address 0x68 */
311
312 /*
313  * Environment
314  */
315 #ifndef CONFIG_SYS_RAMBOOT
316         #define CONFIG_ENV_ADDR         \
317                         (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
318         #define CONFIG_ENV_SECT_SIZE    0x20000 /* 128K(one sector) for env */
319         #define CONFIG_ENV_SIZE         0x2000
320
321 /* Address and size of Redundant Environment Sector     */
322 #define CONFIG_ENV_ADDR_REDUND  (CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE)
323 #define CONFIG_ENV_SIZE_REDUND  (CONFIG_ENV_SIZE)
324
325 #else
326         #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
327         #define CONFIG_ENV_SIZE         0x2000
328 #endif
329
330 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
331 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
332
333 /*
334  * BOOTP options
335  */
336 #define CONFIG_BOOTP_BOOTFILESIZE
337
338 /*
339  * Command line configuration.
340  */
341
342 #undef CONFIG_WATCHDOG                  /* watchdog disabled */
343
344 /*
345  * Miscellaneous configurable options
346  */
347 #define CONFIG_SYS_LOAD_ADDR    0x2000000       /* default load address */
348
349 /*
350  * For booting Linux, the board info and command line data
351  * have to be in the first 256 MB of memory, since this is
352  * the maximum mapped by the Linux kernel during initialization.
353  */
354                                 /* Initial Memory map for Linux*/
355 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20)
356 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
357
358 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST  */
359
360 /*
361  * System performance
362  */
363 #define CONFIG_SYS_ACR_PIPE_DEP 3       /* Arbiter pipeline depth (0-3) */
364 #define CONFIG_SYS_ACR_RPTCNT   3       /* Arbiter repeat count (0-7) */
365 #define CONFIG_SYS_SPCR_TSEC1EP 3       /* TSEC1 emergency priority (0-3) */
366 #define CONFIG_SYS_SPCR_TSEC2EP 3       /* TSEC2 emergency priority (0-3) */
367 #define CONFIG_SYS_SCCR_TSEC1CM 1       /* TSEC1 clock mode (0-3) */
368 #define CONFIG_SYS_SCCR_TSEC2CM 1       /* TSEC2 & I2C0 clock mode (0-3) */
369
370 /* System IO Config */
371 #define CONFIG_SYS_SICRH 0
372 #define CONFIG_SYS_SICRL SICRL_LDP_A
373
374 #define CONFIG_SYS_HID0_INIT    0x000000000
375 #define CONFIG_SYS_HID0_FINAL   (HID0_ENABLE_MACHINE_CHECK \
376                                 | HID0_ENABLE_INSTRUCTION_CACHE)
377
378 /* #define CONFIG_SYS_HID0_FINAL        (\
379         HID0_ENABLE_INSTRUCTION_CACHE |\
380         HID0_ENABLE_M_BIT |\
381         HID0_ENABLE_ADDRESS_BROADCAST) */
382
383 #define CONFIG_SYS_HID2 HID2_HBE
384
385 #ifdef CONFIG_PCI
386 #define CONFIG_PCI_INDIRECT_BRIDGE
387 #endif
388
389 #if defined(CONFIG_CMD_KGDB)
390 #define CONFIG_KGDB_BAUDRATE    230400  /* speed of kgdb serial port */
391 #endif
392
393 /*
394  * Environment Configuration
395  */
396 #define CONFIG_ENV_OVERWRITE
397
398 #if defined(CONFIG_TSEC_ENET)
399 #define CONFIG_HAS_ETH1
400 #define CONFIG_HAS_ETH0
401 #endif
402
403 #define CONFIG_HOSTNAME         "mpc8349emds"
404 #define CONFIG_ROOTPATH         "/nfsroot/rootfs"
405 #define CONFIG_BOOTFILE         "uImage"
406
407 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
408
409 #define CONFIG_PREBOOT  "echo;" \
410         "echo Type \\\"run flash_nfs\\\" to mount root filesystem over NFS;" \
411         "echo"
412
413 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
414         "netdev=eth0\0"                                                 \
415         "hostname=mpc8349emds\0"                                        \
416         "nfsargs=setenv bootargs root=/dev/nfs rw "                     \
417                 "nfsroot=${serverip}:${rootpath}\0"                     \
418         "ramargs=setenv bootargs root=/dev/ram rw\0"                    \
419         "addip=setenv bootargs ${bootargs} "                            \
420                 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}"      \
421                 ":${hostname}:${netdev}:off panic=1\0"                  \
422         "addtty=setenv bootargs ${bootargs} console=ttyS0,${baudrate}\0"\
423         "flash_nfs=run nfsargs addip addtty;"                           \
424                 "bootm ${kernel_addr}\0"                                \
425         "flash_self=run ramargs addip addtty;"                          \
426                 "bootm ${kernel_addr} ${ramdisk_addr}\0"                \
427         "net_nfs=tftp 200000 ${bootfile};run nfsargs addip addtty;"     \
428                 "bootm\0"                                               \
429         "load=tftp 100000 /tftpboot/mpc8349emds/u-boot.bin\0"           \
430         "update=protect off fe000000 fe03ffff; "                        \
431                 "era fe000000 fe03ffff; cp.b 100000 fe000000 ${filesize}\0"\
432         "upd=run load update\0"                                         \
433         "fdtaddr=780000\0"                                              \
434         "fdtfile=mpc834x_mds.dtb\0"                                     \
435         ""
436
437 #define CONFIG_NFSBOOTCOMMAND                                           \
438         "setenv bootargs root=/dev/nfs rw "                             \
439                 "nfsroot=$serverip:$rootpath "                          \
440                 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"   \
441                                                         "$netdev:off "  \
442                 "console=$consoledev,$baudrate $othbootargs;"           \
443         "tftp $loadaddr $bootfile;"                                     \
444         "tftp $fdtaddr $fdtfile;"                                       \
445         "bootm $loadaddr - $fdtaddr"
446
447 #define CONFIG_RAMBOOTCOMMAND                                           \
448         "setenv bootargs root=/dev/ram rw "                             \
449                 "console=$consoledev,$baudrate $othbootargs;"           \
450         "tftp $ramdiskaddr $ramdiskfile;"                               \
451         "tftp $loadaddr $bootfile;"                                     \
452         "tftp $fdtaddr $fdtfile;"                                       \
453         "bootm $loadaddr $ramdiskaddr $fdtaddr"
454
455 #define CONFIG_BOOTCOMMAND      "run flash_self"
456
457 #endif  /* __CONFIG_H */