2 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
6 * SPDX-License-Identifier: GPL-2.0+
12 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
13 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
14 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
15 #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
16 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
18 #ifndef CONFIG_SYS_TEXT_BASE
19 #define CONFIG_SYS_TEXT_BASE 0xFE000000
22 #ifndef CONFIG_SYS_MONITOR_BASE
23 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
27 * High Level Configuration Options
29 #define CONFIG_E300 1 /* E300 family */
30 #define CONFIG_MPC831x 1 /* MPC831x CPU family */
31 #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
32 #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
37 #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
38 #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
41 * Hardware Reset Configuration Word
42 * if CLKIN is 66.66MHz, then
43 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
45 #define CONFIG_SYS_HRCW_LOW (\
46 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
47 HRCWL_DDR_TO_SCB_CLK_2X1 |\
49 HRCWL_CSB_TO_CLKIN_2X1 |\
50 HRCWL_CORE_TO_CSB_3X1)
51 #define CONFIG_SYS_HRCW_HIGH_BASE (\
53 HRCWH_PCI1_ARBITER_ENABLE |\
55 HRCWH_BOOTSEQ_DISABLE |\
56 HRCWH_SW_WATCHDOG_DISABLE |\
57 HRCWH_TSEC1M_IN_RGMII |\
58 HRCWH_TSEC2M_IN_RGMII |\
62 #ifdef CONFIG_NAND_SPL
63 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
64 HRCWH_FROM_0XFFF00100 |\
65 HRCWH_ROM_LOC_NAND_SP_8BIT |\
68 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
69 HRCWH_FROM_0X00000100 |\
70 HRCWH_ROM_LOC_LOCAL_16BIT |\
77 #define CONFIG_SYS_SICRH 0x00000000
78 #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
80 #define CONFIG_HWCONFIG
85 #define CONFIG_SYS_IMMR 0xE0000000
90 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
91 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
92 #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
97 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
98 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
99 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
100 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
101 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
108 * Manually set up DDR parameters
109 * consist of two chips HY5PS12621BFP-C4 from HYNIX
111 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
112 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
113 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
114 | CSCONFIG_ODT_RD_NEVER \
115 | CSCONFIG_ODT_WR_ONLY_CURRENT \
116 | CSCONFIG_ROW_BIT_13 \
117 | CSCONFIG_COL_BIT_10)
119 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
120 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
121 | (0 << TIMING_CFG0_WRT_SHIFT) \
122 | (0 << TIMING_CFG0_RRT_SHIFT) \
123 | (0 << TIMING_CFG0_WWT_SHIFT) \
124 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
125 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
126 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
127 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
129 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
130 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
131 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
132 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
133 | (6 << TIMING_CFG1_REFREC_SHIFT) \
134 | (2 << TIMING_CFG1_WRREC_SHIFT) \
135 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
136 | (2 << TIMING_CFG1_WRTORD_SHIFT))
138 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
139 | (4 << TIMING_CFG2_CPO_SHIFT) \
140 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
141 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
142 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
143 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
144 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
146 #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
147 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
149 #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
150 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
153 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
154 #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
155 | (0x0232 << SDRAM_MODE_SD_SHIFT))
156 /* ODT 150ohm CL=3, AL=1 on SDRAM */
157 #define CONFIG_SYS_DDR_MODE2 0x00000000
162 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
163 #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
164 #define CONFIG_SYS_MEMTEST_END 0x00140000
167 * The reserved memory
169 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
170 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
173 * Initial RAM Base Address Setup
175 #define CONFIG_SYS_INIT_RAM_LOCK 1
176 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
177 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
178 #define CONFIG_SYS_GBL_DATA_OFFSET \
179 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
182 * Local Bus Configuration & Clock Setup
184 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
185 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
186 #define CONFIG_SYS_LBC_LBCR 0x00040000
187 #define CONFIG_FSL_ELBC 1
190 * FLASH on the Local Bus
192 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
193 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
194 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
196 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
197 #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
198 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
200 /* Window base at flash base */
201 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
202 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
204 #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
205 | BR_PS_16 /* 16 bit port */ \
206 | BR_MS_GPCM /* MSEL = GPCM */ \
208 #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
218 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
219 /* 127 64KB sectors and 8 8KB top sectors per device */
220 #define CONFIG_SYS_MAX_FLASH_SECT 135
222 #undef CONFIG_SYS_FLASH_CHECKSUM
223 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
224 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
227 * NAND Flash on the Local Bus
230 #ifdef CONFIG_NAND_SPL
231 #define CONFIG_SYS_NAND_BASE 0xFFF00000
233 #define CONFIG_SYS_NAND_BASE 0xE0600000
236 #define CONFIG_MTD_DEVICE
237 #define CONFIG_MTD_PARTITION
238 #define MTDIDS_DEFAULT "nand0=e0600000.flash"
239 #define MTDPARTS_DEFAULT \
240 "mtdparts=e0600000.flash:512k(uboot),128k(env),6m@1m(kernel),-(fs)"
242 #define CONFIG_SYS_MAX_NAND_DEVICE 1
243 #define CONFIG_CMD_NAND 1
244 #define CONFIG_NAND_FSL_ELBC 1
245 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
246 #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
248 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
249 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
250 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
251 #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
252 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
254 #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
255 | BR_DECC_CHK_GEN /* Use HW ECC */ \
256 | BR_PS_8 /* 8 bit port */ \
257 | BR_MS_FCM /* MSEL = FCM */ \
259 #define CONFIG_SYS_NAND_OR_PRELIM \
260 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
269 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
270 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
271 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
272 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
274 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
275 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
277 #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
278 #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
280 #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
281 !defined(CONFIG_NAND_SPL)
282 #define CONFIG_SYS_RAMBOOT
284 #undef CONFIG_SYS_RAMBOOT
290 #define CONFIG_CONS_INDEX 1
291 #define CONFIG_SYS_NS16550_SERIAL
292 #define CONFIG_SYS_NS16550_REG_SIZE 1
293 #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
295 #define CONFIG_SYS_BAUDRATE_TABLE \
296 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
298 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
299 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
302 #define CONFIG_SYS_I2C
303 #define CONFIG_SYS_I2C_FSL
304 #define CONFIG_SYS_FSL_I2C_SPEED 400000
305 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
306 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
307 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
310 * Board info - revision and where boot from
312 #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
315 * Config on-board RTC
317 #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
318 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
322 * Addresses are mapped 1-1.
324 #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
325 #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
326 #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
327 #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
328 #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
329 #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
330 #define CONFIG_SYS_PCI_IO_BASE 0x00000000
331 #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
332 #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
334 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
335 #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
336 #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
338 #define CONFIG_SYS_PCIE1_BASE 0xA0000000
339 #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
340 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
341 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
342 #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
343 #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
344 #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
345 #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
346 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
348 #define CONFIG_SYS_PCIE2_BASE 0xC0000000
349 #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
350 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
351 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
352 #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
353 #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
354 #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
355 #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
356 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
358 #define CONFIG_PCI_INDIRECT_BRIDGE
361 #define CONFIG_EEPRO100
362 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
363 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
365 #define CONFIG_HAS_FSL_DR_USB
366 #define CONFIG_SYS_SCCR_USBDRCM 3
368 #define CONFIG_USB_EHCI_FSL
369 #define CONFIG_USB_PHY_TYPE "utmi"
370 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
375 #define CONFIG_TSEC_ENET /* TSEC ethernet support */
376 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
377 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
378 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
379 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
382 * TSEC ethernet configuration
384 #define CONFIG_MII 1 /* MII PHY management */
385 #define CONFIG_TSEC1 1
386 #define CONFIG_TSEC1_NAME "eTSEC0"
387 #define CONFIG_TSEC2 1
388 #define CONFIG_TSEC2_NAME "eTSEC1"
389 #define TSEC1_PHY_ADDR 0
390 #define TSEC2_PHY_ADDR 1
391 #define TSEC1_PHYIDX 0
392 #define TSEC2_PHYIDX 0
393 #define TSEC1_FLAGS TSEC_GIGABIT
394 #define TSEC2_FLAGS TSEC_GIGABIT
396 /* Options are: eTSEC[0-1] */
397 #define CONFIG_ETHPRIME "eTSEC1"
402 #define CONFIG_LIBATA
403 #define CONFIG_FSL_SATA
405 #define CONFIG_SYS_SATA_MAX_DEVICE 2
407 #define CONFIG_SYS_SATA1_OFFSET 0x18000
408 #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
409 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
411 #define CONFIG_SYS_SATA2_OFFSET 0x19000
412 #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
413 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
415 #ifdef CONFIG_FSL_SATA
422 #if !defined(CONFIG_SYS_RAMBOOT)
423 #define CONFIG_ENV_ADDR \
424 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
425 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
426 #define CONFIG_ENV_SIZE 0x2000
428 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
429 #define CONFIG_ENV_SIZE 0x2000
432 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
433 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
438 #define CONFIG_BOOTP_BOOTFILESIZE
439 #define CONFIG_BOOTP_BOOTPATH
440 #define CONFIG_BOOTP_GATEWAY
441 #define CONFIG_BOOTP_HOSTNAME
444 * Command line configuration.
446 #define CONFIG_CMD_PCI
448 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
449 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
451 #undef CONFIG_WATCHDOG /* watchdog disabled */
454 * Miscellaneous configurable options
456 #define CONFIG_SYS_LONGHELP /* undef to save memory */
457 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
459 #if defined(CONFIG_CMD_KGDB)
460 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
462 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
465 /* Print Buffer Size */
466 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
467 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
468 /* Boot Argument Buffer Size */
469 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
472 * For booting Linux, the board info and command line data
473 * have to be in the first 256 MB of memory, since this is
474 * the maximum mapped by the Linux kernel during initialization.
476 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
477 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
482 #define CONFIG_SYS_HID0_INIT 0x000000000
483 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
484 HID0_ENABLE_INSTRUCTION_CACHE | \
485 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
486 #define CONFIG_SYS_HID2 HID2_HBE
491 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
493 /* DDR: cache cacheable */
494 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
497 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
501 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
502 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
504 /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
505 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
507 | BATL_CACHEINHIBIT \
508 | BATL_GUARDEDSTORAGE)
509 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
513 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
514 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
516 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
517 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
520 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
524 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
526 | BATL_CACHEINHIBIT \
527 | BATL_GUARDEDSTORAGE)
528 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
530 /* Stack in dcache: cacheable, no memory coherence */
531 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
532 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \
536 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
537 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
539 /* PCI MEM space: cacheable */
540 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \
543 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \
547 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
548 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
550 /* PCI MMIO space: cache-inhibit and guarded */
551 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \
553 | BATL_CACHEINHIBIT \
554 | BATL_GUARDEDSTORAGE)
555 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \
559 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
560 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
562 #define CONFIG_SYS_IBAT6L 0
563 #define CONFIG_SYS_IBAT6U 0
564 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
565 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
567 #define CONFIG_SYS_IBAT7L 0
568 #define CONFIG_SYS_IBAT7U 0
569 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
570 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
572 #if defined(CONFIG_CMD_KGDB)
573 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
577 * Environment Configuration
580 #define CONFIG_ENV_OVERWRITE
582 #if defined(CONFIG_TSEC_ENET)
583 #define CONFIG_HAS_ETH0
584 #define CONFIG_HAS_ETH1
587 #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
589 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
591 #define CONFIG_EXTRA_ENV_SETTINGS \
593 "consoledev=ttyS0\0" \
594 "ramdiskaddr=1000000\0" \
595 "ramdiskfile=ramfs.83xx\0" \
597 "fdtfile=mpc8315erdb.dtb\0" \
598 "usb_phy_type=utmi\0" \
601 #define CONFIG_NFSBOOTCOMMAND \
602 "setenv bootargs root=/dev/nfs rw " \
603 "nfsroot=$serverip:$rootpath " \
604 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
606 "console=$consoledev,$baudrate $othbootargs;" \
607 "tftp $loadaddr $bootfile;" \
608 "tftp $fdtaddr $fdtfile;" \
609 "bootm $loadaddr - $fdtaddr"
611 #define CONFIG_RAMBOOTCOMMAND \
612 "setenv bootargs root=/dev/ram rw " \
613 "console=$consoledev,$baudrate $othbootargs;" \
614 "tftp $ramdiskaddr $ramdiskfile;" \
615 "tftp $loadaddr $bootfile;" \
616 "tftp $fdtaddr $fdtfile;" \
617 "bootm $loadaddr $ramdiskaddr $fdtaddr"
619 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
621 #endif /* __CONFIG_H */