mpc83xx: Get rid of CONFIG_SYS_DDR_BASE
[platform/kernel/u-boot.git] / include / configs / MPC8315ERDB.h
1 /* SPDX-License-Identifier: GPL-2.0+ */
2 /*
3  * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
4  *
5  * Dave Liu <daveliu@freescale.com>
6  */
7
8 #ifndef __CONFIG_H
9 #define __CONFIG_H
10
11 #define CONFIG_SYS_NAND_U_BOOT_SIZE  (512 << 10)
12 #define CONFIG_SYS_NAND_U_BOOT_DST   0x00100000
13 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
14 #define CONFIG_SYS_NAND_U_BOOT_OFFS  16384
15 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
16
17 #ifndef CONFIG_SYS_MONITOR_BASE
18 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE    /* start of monitor */
19 #endif
20
21 /*
22  * High Level Configuration Options
23  */
24 #define CONFIG_E300             1 /* E300 family */
25
26 /*
27  * System IO Config
28  */
29 #define CONFIG_SYS_SICRH                0x00000000
30 #define CONFIG_SYS_SICRL                0x00000000 /* 3.3V, no delay */
31
32 #define CONFIG_HWCONFIG
33
34 /*
35  * DDR Setup
36  */
37 #define CONFIG_SYS_SDRAM_BASE           0x00000000 /* DDR is system memory */
38 #define CONFIG_SYS_DDR_SDRAM_BASE       CONFIG_SYS_SDRAM_BASE
39 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL   DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
40 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
41                                 | DDRCDR_PZ_LOZ \
42                                 | DDRCDR_NZ_LOZ \
43                                 | DDRCDR_ODT \
44                                 | DDRCDR_Q_DRN)
45                                 /* 0x7b880001 */
46 /*
47  * Manually set up DDR parameters
48  * consist of two chips HY5PS12621BFP-C4 from HYNIX
49  */
50 #define CONFIG_SYS_DDR_SIZE             128 /* MB */
51 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
52 #define CONFIG_SYS_DDR_CS0_CONFIG       (CSCONFIG_EN \
53                                 | CSCONFIG_ODT_RD_NEVER \
54                                 | CSCONFIG_ODT_WR_ONLY_CURRENT \
55                                 | CSCONFIG_ROW_BIT_13 \
56                                 | CSCONFIG_COL_BIT_10)
57                                 /* 0x80010102 */
58 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
59 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
60                                 | (0 << TIMING_CFG0_WRT_SHIFT) \
61                                 | (0 << TIMING_CFG0_RRT_SHIFT) \
62                                 | (0 << TIMING_CFG0_WWT_SHIFT) \
63                                 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
64                                 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
65                                 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
66                                 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
67                                 /* 0x00220802 */
68 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
69                                 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
70                                 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
71                                 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
72                                 | (6 << TIMING_CFG1_REFREC_SHIFT) \
73                                 | (2 << TIMING_CFG1_WRREC_SHIFT) \
74                                 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
75                                 | (2 << TIMING_CFG1_WRTORD_SHIFT))
76                                 /* 0x27256222 */
77 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
78                                 | (4 << TIMING_CFG2_CPO_SHIFT) \
79                                 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
80                                 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
81                                 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
82                                 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
83                                 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
84                                 /* 0x121048c5 */
85 #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
86                                 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
87                                 /* 0x03600100 */
88 #define CONFIG_SYS_DDR_SDRAM_CFG        (SDRAM_CFG_SREN \
89                                 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
90                                 | SDRAM_CFG_DBW_32)
91                                 /* 0x43080000 */
92 #define CONFIG_SYS_DDR_SDRAM_CFG2       0x00401000 /* 1 posted refresh */
93 #define CONFIG_SYS_DDR_MODE             ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
94                                 | (0x0232 << SDRAM_MODE_SD_SHIFT))
95                                 /* ODT 150ohm CL=3, AL=1 on SDRAM */
96 #define CONFIG_SYS_DDR_MODE2    0x00000000
97
98 /*
99  * Memory test
100  */
101 #undef CONFIG_SYS_DRAM_TEST             /* memory test, takes time */
102 #define CONFIG_SYS_MEMTEST_START        0x00040000 /* memtest region */
103 #define CONFIG_SYS_MEMTEST_END          0x00140000
104
105 /*
106  * The reserved memory
107  */
108 #define CONFIG_SYS_MONITOR_LEN  (512 * 1024) /* Reserve 512 kB for Mon */
109 #define CONFIG_SYS_MALLOC_LEN   (512 * 1024) /* Reserved for malloc */
110
111 /*
112  * Initial RAM Base Address Setup
113  */
114 #define CONFIG_SYS_INIT_RAM_LOCK        1
115 #define CONFIG_SYS_INIT_RAM_ADDR        0xE6000000 /* Initial RAM address */
116 #define CONFIG_SYS_INIT_RAM_SIZE        0x1000 /* Size of used area in RAM */
117 #define CONFIG_SYS_GBL_DATA_OFFSET      \
118                         (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
119
120 /*
121  * Local Bus Configuration & Clock Setup
122  */
123 #define CONFIG_SYS_LBC_LBCR             0x00040000
124 #define CONFIG_FSL_ELBC         1
125
126 /*
127  * FLASH on the Local Bus
128  */
129 #define CONFIG_SYS_FLASH_CFI_WIDTH      FLASH_CFI_16BIT
130
131 #define CONFIG_SYS_FLASH_BASE           0xFE000000 /* FLASH base address */
132 #define CONFIG_SYS_FLASH_SIZE           8       /* FLASH size is 8M */
133
134 #define CONFIG_SYS_MAX_FLASH_BANKS      1 /* number of banks */
135 /* 127 64KB sectors and 8 8KB top sectors per device */
136 #define CONFIG_SYS_MAX_FLASH_SECT       135
137
138 #undef CONFIG_SYS_FLASH_CHECKSUM
139 #define CONFIG_SYS_FLASH_ERASE_TOUT     60000 /* Flash Erase Timeout (ms) */
140 #define CONFIG_SYS_FLASH_WRITE_TOUT     500 /* Flash Write Timeout (ms) */
141
142 /*
143  * NAND Flash on the Local Bus
144  */
145
146 #ifdef CONFIG_NAND_SPL
147 #define CONFIG_SYS_NAND_BASE            0xFFF00000
148 #else
149 #define CONFIG_SYS_NAND_BASE            0xE0600000
150 #endif
151
152 #define CONFIG_MTD_PARTITION
153
154 #define CONFIG_SYS_MAX_NAND_DEVICE      1
155 #define CONFIG_NAND_FSL_ELBC            1
156 #define CONFIG_SYS_NAND_BLOCK_SIZE      16384
157 #define CONFIG_SYS_NAND_WINDOW_SIZE    (32 * 1024)     /* 0x00008000 */
158
159 #define CONFIG_SYS_NAND_U_BOOT_SIZE  (512 << 10)
160 #define CONFIG_SYS_NAND_U_BOOT_DST   0x00100000
161 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
162 #define CONFIG_SYS_NAND_U_BOOT_OFFS  16384
163 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
164
165
166
167 /* Still needed for spl_minimal.c */
168 #define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM
169 #define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM
170
171 #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
172         !defined(CONFIG_NAND_SPL)
173 #define CONFIG_SYS_RAMBOOT
174 #else
175 #undef CONFIG_SYS_RAMBOOT
176 #endif
177
178 /*
179  * Serial Port
180  */
181 #define CONFIG_SYS_NS16550_SERIAL
182 #define CONFIG_SYS_NS16550_REG_SIZE     1
183 #define CONFIG_SYS_NS16550_CLK          (get_bus_freq(0))
184
185 #define CONFIG_SYS_BAUDRATE_TABLE  \
186                 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
187
188 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
189 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
190
191 /* I2C */
192 #define CONFIG_SYS_I2C
193 #define CONFIG_SYS_I2C_FSL
194 #define CONFIG_SYS_FSL_I2C_SPEED        400000
195 #define CONFIG_SYS_FSL_I2C_SLAVE        0x7F
196 #define CONFIG_SYS_FSL_I2C_OFFSET       0x3000
197 #define CONFIG_SYS_I2C_NOPROBES         { {0, 0x51} }
198
199 /*
200  * Board info - revision and where boot from
201  */
202 #define CONFIG_SYS_I2C_PCF8574A_ADDR    0x39
203
204 /*
205  * Config on-board RTC
206  */
207 #define CONFIG_RTC_DS1337       /* ds1339 on board, use ds1337 rtc via i2c */
208 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
209
210 /*
211  * General PCI
212  * Addresses are mapped 1-1.
213  */
214 #define CONFIG_SYS_PCI_MEM_BASE         0x80000000
215 #define CONFIG_SYS_PCI_MEM_PHYS         CONFIG_SYS_PCI_MEM_BASE
216 #define CONFIG_SYS_PCI_MEM_SIZE         0x10000000 /* 256M */
217 #define CONFIG_SYS_PCI_MMIO_BASE        0x90000000
218 #define CONFIG_SYS_PCI_MMIO_PHYS        CONFIG_SYS_PCI_MMIO_BASE
219 #define CONFIG_SYS_PCI_MMIO_SIZE        0x10000000 /* 256M */
220 #define CONFIG_SYS_PCI_IO_BASE          0x00000000
221 #define CONFIG_SYS_PCI_IO_PHYS          0xE0300000
222 #define CONFIG_SYS_PCI_IO_SIZE          0x100000 /* 1M */
223
224 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL    CONFIG_SYS_SDRAM_BASE
225 #define CONFIG_SYS_PCI_SLV_MEM_BUS      0x00000000
226 #define CONFIG_SYS_PCI_SLV_MEM_SIZE     0x80000000
227
228 #define CONFIG_SYS_PCIE1_BASE           0xA0000000
229 #define CONFIG_SYS_PCIE1_MEM_BASE       0xA0000000
230 #define CONFIG_SYS_PCIE1_MEM_PHYS       0xA0000000
231 #define CONFIG_SYS_PCIE1_MEM_SIZE       0x10000000
232 #define CONFIG_SYS_PCIE1_CFG_BASE       0xB0000000
233 #define CONFIG_SYS_PCIE1_CFG_SIZE       0x01000000
234 #define CONFIG_SYS_PCIE1_IO_BASE        0x00000000
235 #define CONFIG_SYS_PCIE1_IO_PHYS        0xB1000000
236 #define CONFIG_SYS_PCIE1_IO_SIZE        0x00800000
237
238 #define CONFIG_SYS_PCIE2_BASE           0xC0000000
239 #define CONFIG_SYS_PCIE2_MEM_BASE       0xC0000000
240 #define CONFIG_SYS_PCIE2_MEM_PHYS       0xC0000000
241 #define CONFIG_SYS_PCIE2_MEM_SIZE       0x10000000
242 #define CONFIG_SYS_PCIE2_CFG_BASE       0xD0000000
243 #define CONFIG_SYS_PCIE2_CFG_SIZE       0x01000000
244 #define CONFIG_SYS_PCIE2_IO_BASE        0x00000000
245 #define CONFIG_SYS_PCIE2_IO_PHYS        0xD1000000
246 #define CONFIG_SYS_PCIE2_IO_SIZE        0x00800000
247
248 #define CONFIG_PCI_INDIRECT_BRIDGE
249 #define CONFIG_PCIE
250
251 #define CONFIG_EEPRO100
252 #undef CONFIG_PCI_SCAN_SHOW     /* show pci devices on startup */
253 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957   /* Freescale */
254
255 #define CONFIG_HAS_FSL_DR_USB
256 #define CONFIG_SYS_SCCR_USBDRCM         3
257
258 #define CONFIG_USB_EHCI_FSL
259 #define CONFIG_USB_PHY_TYPE     "utmi"
260 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
261
262 /*
263  * TSEC
264  */
265 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
266 #define CONFIG_SYS_TSEC1        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
267 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
268 #define CONFIG_SYS_TSEC2        (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
269
270 /*
271  * TSEC ethernet configuration
272  */
273 #define CONFIG_TSEC1            1
274 #define CONFIG_TSEC1_NAME       "eTSEC0"
275 #define CONFIG_TSEC2            1
276 #define CONFIG_TSEC2_NAME       "eTSEC1"
277 #define TSEC1_PHY_ADDR          0
278 #define TSEC2_PHY_ADDR          1
279 #define TSEC1_PHYIDX            0
280 #define TSEC2_PHYIDX            0
281 #define TSEC1_FLAGS             TSEC_GIGABIT
282 #define TSEC2_FLAGS             TSEC_GIGABIT
283
284 /* Options are: eTSEC[0-1] */
285 #define CONFIG_ETHPRIME         "eTSEC1"
286
287 /*
288  * SATA
289  */
290 #define CONFIG_SYS_SATA_MAX_DEVICE      2
291 #define CONFIG_SATA1
292 #define CONFIG_SYS_SATA1_OFFSET 0x18000
293 #define CONFIG_SYS_SATA1        (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
294 #define CONFIG_SYS_SATA1_FLAGS  FLAGS_DMA
295 #define CONFIG_SATA2
296 #define CONFIG_SYS_SATA2_OFFSET 0x19000
297 #define CONFIG_SYS_SATA2        (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
298 #define CONFIG_SYS_SATA2_FLAGS  FLAGS_DMA
299
300 #ifdef CONFIG_FSL_SATA
301 #define CONFIG_LBA48
302 #endif
303
304 /*
305  * Environment
306  */
307 #if !defined(CONFIG_SYS_RAMBOOT)
308         #define CONFIG_ENV_ADDR         \
309                         (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
310         #define CONFIG_ENV_SECT_SIZE    0x10000 /* 64K(one sector) for env */
311         #define CONFIG_ENV_SIZE         0x2000
312 #else
313         #define CONFIG_ENV_ADDR         (CONFIG_SYS_MONITOR_BASE - 0x1000)
314         #define CONFIG_ENV_SIZE         0x2000
315 #endif
316
317 #define CONFIG_LOADS_ECHO       1       /* echo on for serial download */
318 #define CONFIG_SYS_LOADS_BAUD_CHANGE    1       /* allow baudrate change */
319
320 /*
321  * BOOTP options
322  */
323 #define CONFIG_BOOTP_BOOTFILESIZE
324
325 /*
326  * Command line configuration.
327  */
328
329 #undef CONFIG_WATCHDOG          /* watchdog disabled */
330
331 /*
332  * Miscellaneous configurable options
333  */
334 #define CONFIG_SYS_LOAD_ADDR            0x2000000 /* default load address */
335
336 /*
337  * For booting Linux, the board info and command line data
338  * have to be in the first 256 MB of memory, since this is
339  * the maximum mapped by the Linux kernel during initialization.
340  */
341 #define CONFIG_SYS_BOOTMAPSZ    (256 << 20) /* Initial Memory map for Linux */
342 #define CONFIG_SYS_BOOTM_LEN    (64 << 20)      /* Increase max gunzip size */
343
344 /*
345  * MMU Setup
346  */
347
348 #if defined(CONFIG_CMD_KGDB)
349 #define CONFIG_KGDB_BAUDRATE    230400  /* speed of kgdb serial port */
350 #endif
351
352 /*
353  * Environment Configuration
354  */
355
356 #define CONFIG_ENV_OVERWRITE
357
358 #if defined(CONFIG_TSEC_ENET)
359 #define CONFIG_HAS_ETH0
360 #define CONFIG_HAS_ETH1
361 #endif
362
363 #define CONFIG_LOADADDR 800000  /* default location for tftp and bootm */
364
365 #define CONFIG_EXTRA_ENV_SETTINGS                                       \
366         "netdev=eth0\0"                                                 \
367         "consoledev=ttyS0\0"                                            \
368         "ramdiskaddr=1000000\0"                                         \
369         "ramdiskfile=ramfs.83xx\0"                                      \
370         "fdtaddr=780000\0"                                              \
371         "fdtfile=mpc8315erdb.dtb\0"                                     \
372         "usb_phy_type=utmi\0"                                           \
373         ""
374
375 #define CONFIG_NFSBOOTCOMMAND                                           \
376         "setenv bootargs root=/dev/nfs rw "                             \
377                 "nfsroot=$serverip:$rootpath "                          \
378                 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"   \
379                                                         "$netdev:off "  \
380                 "console=$consoledev,$baudrate $othbootargs;"           \
381         "tftp $loadaddr $bootfile;"                                     \
382         "tftp $fdtaddr $fdtfile;"                                       \
383         "bootm $loadaddr - $fdtaddr"
384
385 #define CONFIG_RAMBOOTCOMMAND                                           \
386         "setenv bootargs root=/dev/ram rw "                             \
387                 "console=$consoledev,$baudrate $othbootargs;"           \
388         "tftp $ramdiskaddr $ramdiskfile;"                               \
389         "tftp $loadaddr $bootfile;"                                     \
390         "tftp $fdtaddr $fdtfile;"                                       \
391         "bootm $loadaddr $ramdiskaddr $fdtaddr"
392
393 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
394
395 #endif  /* __CONFIG_H */