1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
5 * Dave Liu <daveliu@freescale.com>
11 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
12 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
13 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
14 #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
15 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
17 #ifndef CONFIG_SYS_MONITOR_BASE
18 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
22 * High Level Configuration Options
24 #define CONFIG_E300 1 /* E300 family */
29 #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
30 #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
33 * Hardware Reset Configuration Word
34 * if CLKIN is 66.66MHz, then
35 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
37 #define CONFIG_SYS_HRCW_LOW (\
38 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
39 HRCWL_DDR_TO_SCB_CLK_2X1 |\
41 HRCWL_CSB_TO_CLKIN_2X1 |\
42 HRCWL_CORE_TO_CSB_3X1)
43 #define CONFIG_SYS_HRCW_HIGH_BASE (\
45 HRCWH_PCI1_ARBITER_ENABLE |\
47 HRCWH_BOOTSEQ_DISABLE |\
48 HRCWH_SW_WATCHDOG_DISABLE |\
49 HRCWH_TSEC1M_IN_RGMII |\
50 HRCWH_TSEC2M_IN_RGMII |\
54 #ifdef CONFIG_NAND_SPL
55 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
56 HRCWH_FROM_0XFFF00100 |\
57 HRCWH_ROM_LOC_NAND_SP_8BIT |\
60 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
61 HRCWH_FROM_0X00000100 |\
62 HRCWH_ROM_LOC_LOCAL_16BIT |\
69 #define CONFIG_SYS_SICRH 0x00000000
70 #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
72 #define CONFIG_HWCONFIG
77 #define CONFIG_SYS_IMMR 0xE0000000
82 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
83 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
84 #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
89 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
90 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
91 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
92 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
93 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
100 * Manually set up DDR parameters
101 * consist of two chips HY5PS12621BFP-C4 from HYNIX
103 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
104 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
105 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
106 | CSCONFIG_ODT_RD_NEVER \
107 | CSCONFIG_ODT_WR_ONLY_CURRENT \
108 | CSCONFIG_ROW_BIT_13 \
109 | CSCONFIG_COL_BIT_10)
111 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
112 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
113 | (0 << TIMING_CFG0_WRT_SHIFT) \
114 | (0 << TIMING_CFG0_RRT_SHIFT) \
115 | (0 << TIMING_CFG0_WWT_SHIFT) \
116 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
117 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
118 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
119 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
121 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
122 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
123 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
124 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
125 | (6 << TIMING_CFG1_REFREC_SHIFT) \
126 | (2 << TIMING_CFG1_WRREC_SHIFT) \
127 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
128 | (2 << TIMING_CFG1_WRTORD_SHIFT))
130 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
131 | (4 << TIMING_CFG2_CPO_SHIFT) \
132 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
133 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
134 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
135 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
136 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
138 #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
139 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
141 #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
142 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
145 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
146 #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
147 | (0x0232 << SDRAM_MODE_SD_SHIFT))
148 /* ODT 150ohm CL=3, AL=1 on SDRAM */
149 #define CONFIG_SYS_DDR_MODE2 0x00000000
154 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
155 #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
156 #define CONFIG_SYS_MEMTEST_END 0x00140000
159 * The reserved memory
161 #define CONFIG_SYS_MONITOR_LEN (512 * 1024) /* Reserve 512 kB for Mon */
162 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
165 * Initial RAM Base Address Setup
167 #define CONFIG_SYS_INIT_RAM_LOCK 1
168 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
169 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
170 #define CONFIG_SYS_GBL_DATA_OFFSET \
171 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
174 * Local Bus Configuration & Clock Setup
176 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
177 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
178 #define CONFIG_SYS_LBC_LBCR 0x00040000
179 #define CONFIG_FSL_ELBC 1
182 * FLASH on the Local Bus
184 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
186 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
187 #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
189 /* Window base at flash base */
190 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
191 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
193 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
194 /* 127 64KB sectors and 8 8KB top sectors per device */
195 #define CONFIG_SYS_MAX_FLASH_SECT 135
197 #undef CONFIG_SYS_FLASH_CHECKSUM
198 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
199 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
202 * NAND Flash on the Local Bus
205 #ifdef CONFIG_NAND_SPL
206 #define CONFIG_SYS_NAND_BASE 0xFFF00000
208 #define CONFIG_SYS_NAND_BASE 0xE0600000
211 #define CONFIG_MTD_PARTITION
213 #define CONFIG_SYS_MAX_NAND_DEVICE 1
214 #define CONFIG_NAND_FSL_ELBC 1
215 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
216 #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
218 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
219 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
220 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
221 #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
222 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
224 #define CONFIG_SYS_BR0_PRELIM (CONFIG_SYS_FLASH_BASE \
225 | BR_PS_16 /* 16 bit port */ \
226 | BR_MS_GPCM /* MSEL = GPCM */ \
228 #define CONFIG_SYS_OR0_PRELIM (OR_AM_8MB \
237 #define CONFIG_SYS_BR1_PRELIM (CONFIG_SYS_NAND_BASE \
238 | BR_DECC_CHK_GEN /* Use HW ECC */ \
239 | BR_PS_8 /* 8 bit port */ \
240 | BR_MS_FCM /* MSEL = FCM */ \
242 #define CONFIG_SYS_OR1_PRELIM \
252 /* Still needed for spl_minimal.c */
253 #define CONFIG_SYS_NAND_BR_PRELIM CONFIG_SYS_BR1_PRELIM
254 #define CONFIG_SYS_NAND_OR_PRELIM CONFIG_SYS_OR1_PRELIM
256 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
257 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
259 #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
260 #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
262 #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
263 !defined(CONFIG_NAND_SPL)
264 #define CONFIG_SYS_RAMBOOT
266 #undef CONFIG_SYS_RAMBOOT
272 #define CONFIG_SYS_NS16550_SERIAL
273 #define CONFIG_SYS_NS16550_REG_SIZE 1
274 #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
276 #define CONFIG_SYS_BAUDRATE_TABLE \
277 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
279 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
280 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
283 #define CONFIG_SYS_I2C
284 #define CONFIG_SYS_I2C_FSL
285 #define CONFIG_SYS_FSL_I2C_SPEED 400000
286 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
287 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
288 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
291 * Board info - revision and where boot from
293 #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
296 * Config on-board RTC
298 #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
299 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
303 * Addresses are mapped 1-1.
305 #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
306 #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
307 #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
308 #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
309 #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
310 #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
311 #define CONFIG_SYS_PCI_IO_BASE 0x00000000
312 #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
313 #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
315 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
316 #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
317 #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
319 #define CONFIG_SYS_PCIE1_BASE 0xA0000000
320 #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
321 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
322 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
323 #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
324 #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
325 #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
326 #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
327 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
329 #define CONFIG_SYS_PCIE2_BASE 0xC0000000
330 #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
331 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
332 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
333 #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
334 #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
335 #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
336 #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
337 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
339 #define CONFIG_PCI_INDIRECT_BRIDGE
342 #define CONFIG_EEPRO100
343 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
344 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
346 #define CONFIG_HAS_FSL_DR_USB
347 #define CONFIG_SYS_SCCR_USBDRCM 3
349 #define CONFIG_USB_EHCI_FSL
350 #define CONFIG_USB_PHY_TYPE "utmi"
351 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
356 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
357 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
358 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
359 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
362 * TSEC ethernet configuration
364 #define CONFIG_TSEC1 1
365 #define CONFIG_TSEC1_NAME "eTSEC0"
366 #define CONFIG_TSEC2 1
367 #define CONFIG_TSEC2_NAME "eTSEC1"
368 #define TSEC1_PHY_ADDR 0
369 #define TSEC2_PHY_ADDR 1
370 #define TSEC1_PHYIDX 0
371 #define TSEC2_PHYIDX 0
372 #define TSEC1_FLAGS TSEC_GIGABIT
373 #define TSEC2_FLAGS TSEC_GIGABIT
375 /* Options are: eTSEC[0-1] */
376 #define CONFIG_ETHPRIME "eTSEC1"
381 #define CONFIG_SYS_SATA_MAX_DEVICE 2
383 #define CONFIG_SYS_SATA1_OFFSET 0x18000
384 #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
385 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
387 #define CONFIG_SYS_SATA2_OFFSET 0x19000
388 #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
389 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
391 #ifdef CONFIG_FSL_SATA
398 #if !defined(CONFIG_SYS_RAMBOOT)
399 #define CONFIG_ENV_ADDR \
400 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
401 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
402 #define CONFIG_ENV_SIZE 0x2000
404 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
405 #define CONFIG_ENV_SIZE 0x2000
408 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
409 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
414 #define CONFIG_BOOTP_BOOTFILESIZE
417 * Command line configuration.
420 #undef CONFIG_WATCHDOG /* watchdog disabled */
423 * Miscellaneous configurable options
425 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
428 * For booting Linux, the board info and command line data
429 * have to be in the first 256 MB of memory, since this is
430 * the maximum mapped by the Linux kernel during initialization.
432 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
433 #define CONFIG_SYS_BOOTM_LEN (64 << 20) /* Increase max gunzip size */
438 #define CONFIG_SYS_HID0_INIT 0x000000000
439 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
440 HID0_ENABLE_INSTRUCTION_CACHE | \
441 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
442 #define CONFIG_SYS_HID2 HID2_HBE
447 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
449 /* DDR: cache cacheable */
450 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
453 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
457 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
458 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
460 /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
461 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
463 | BATL_CACHEINHIBIT \
464 | BATL_GUARDEDSTORAGE)
465 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
469 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
470 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
472 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
473 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
476 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
480 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
482 | BATL_CACHEINHIBIT \
483 | BATL_GUARDEDSTORAGE)
484 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
486 /* Stack in dcache: cacheable, no memory coherence */
487 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
488 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \
492 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
493 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
495 /* PCI MEM space: cacheable */
496 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \
499 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \
503 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
504 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
506 /* PCI MMIO space: cache-inhibit and guarded */
507 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \
509 | BATL_CACHEINHIBIT \
510 | BATL_GUARDEDSTORAGE)
511 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \
515 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
516 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
518 #define CONFIG_SYS_IBAT6L 0
519 #define CONFIG_SYS_IBAT6U 0
520 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
521 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
523 #define CONFIG_SYS_IBAT7L 0
524 #define CONFIG_SYS_IBAT7U 0
525 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
526 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
528 #if defined(CONFIG_CMD_KGDB)
529 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
533 * Environment Configuration
536 #define CONFIG_ENV_OVERWRITE
538 #if defined(CONFIG_TSEC_ENET)
539 #define CONFIG_HAS_ETH0
540 #define CONFIG_HAS_ETH1
543 #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
545 #define CONFIG_EXTRA_ENV_SETTINGS \
547 "consoledev=ttyS0\0" \
548 "ramdiskaddr=1000000\0" \
549 "ramdiskfile=ramfs.83xx\0" \
551 "fdtfile=mpc8315erdb.dtb\0" \
552 "usb_phy_type=utmi\0" \
555 #define CONFIG_NFSBOOTCOMMAND \
556 "setenv bootargs root=/dev/nfs rw " \
557 "nfsroot=$serverip:$rootpath " \
558 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
560 "console=$consoledev,$baudrate $othbootargs;" \
561 "tftp $loadaddr $bootfile;" \
562 "tftp $fdtaddr $fdtfile;" \
563 "bootm $loadaddr - $fdtaddr"
565 #define CONFIG_RAMBOOTCOMMAND \
566 "setenv bootargs root=/dev/ram rw " \
567 "console=$consoledev,$baudrate $othbootargs;" \
568 "tftp $ramdiskaddr $ramdiskfile;" \
569 "tftp $loadaddr $bootfile;" \
570 "tftp $fdtaddr $fdtfile;" \
571 "bootm $loadaddr $ramdiskaddr $fdtaddr"
573 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
575 #endif /* __CONFIG_H */