2 * Copyright (C) 2007-2010 Freescale Semiconductor, Inc.
4 * Dave Liu <daveliu@freescale.com>
6 * SPDX-License-Identifier: GPL-2.0+
12 #define CONFIG_DISPLAY_BOARDINFO
14 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
15 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
16 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
17 #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
18 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
20 #ifndef CONFIG_SYS_TEXT_BASE
21 #define CONFIG_SYS_TEXT_BASE 0xFE000000
24 #ifndef CONFIG_SYS_MONITOR_BASE
25 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
29 * High Level Configuration Options
31 #define CONFIG_E300 1 /* E300 family */
32 #define CONFIG_MPC831x 1 /* MPC831x CPU family */
33 #define CONFIG_MPC8315 1 /* MPC8315 CPU specific */
34 #define CONFIG_MPC8315ERDB 1 /* MPC8315ERDB board specific */
39 #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
40 #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
43 * Hardware Reset Configuration Word
44 * if CLKIN is 66.66MHz, then
45 * CSB = 133MHz, CORE = 400MHz, DDRC = 266MHz, LBC = 133MHz
47 #define CONFIG_SYS_HRCW_LOW (\
48 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
49 HRCWL_DDR_TO_SCB_CLK_2X1 |\
51 HRCWL_CSB_TO_CLKIN_2X1 |\
52 HRCWL_CORE_TO_CSB_3X1)
53 #define CONFIG_SYS_HRCW_HIGH_BASE (\
55 HRCWH_PCI1_ARBITER_ENABLE |\
57 HRCWH_BOOTSEQ_DISABLE |\
58 HRCWH_SW_WATCHDOG_DISABLE |\
59 HRCWH_TSEC1M_IN_RGMII |\
60 HRCWH_TSEC2M_IN_RGMII |\
64 #ifdef CONFIG_NAND_SPL
65 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
66 HRCWH_FROM_0XFFF00100 |\
67 HRCWH_ROM_LOC_NAND_SP_8BIT |\
70 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
71 HRCWH_FROM_0X00000100 |\
72 HRCWH_ROM_LOC_LOCAL_16BIT |\
79 #define CONFIG_SYS_SICRH 0x00000000
80 #define CONFIG_SYS_SICRL 0x00000000 /* 3.3V, no delay */
82 #define CONFIG_BOARD_EARLY_INIT_F /* call board_pre_init */
83 #define CONFIG_HWCONFIG
88 #define CONFIG_SYS_IMMR 0xE0000000
93 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth is 4 */
94 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count is 4 */
95 #define CONFIG_SYS_SPCR_TSECEP 3 /* eTSEC emergency priority is highest */
100 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory */
101 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
102 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
103 #define CONFIG_SYS_DDR_SDRAM_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
104 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
111 * Manually set up DDR parameters
112 * consist of two chips HY5PS12621BFP-C4 from HYNIX
114 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
115 #define CONFIG_SYS_DDR_CS0_BNDS 0x00000007
116 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
117 | CSCONFIG_ODT_RD_NEVER \
118 | CSCONFIG_ODT_WR_ONLY_CURRENT \
119 | CSCONFIG_ROW_BIT_13 \
120 | CSCONFIG_COL_BIT_10)
122 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
123 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
124 | (0 << TIMING_CFG0_WRT_SHIFT) \
125 | (0 << TIMING_CFG0_RRT_SHIFT) \
126 | (0 << TIMING_CFG0_WWT_SHIFT) \
127 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
128 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
129 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
130 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
132 #define CONFIG_SYS_DDR_TIMING_1 ((2 << TIMING_CFG1_PRETOACT_SHIFT) \
133 | (7 << TIMING_CFG1_ACTTOPRE_SHIFT) \
134 | (2 << TIMING_CFG1_ACTTORW_SHIFT) \
135 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
136 | (6 << TIMING_CFG1_REFREC_SHIFT) \
137 | (2 << TIMING_CFG1_WRREC_SHIFT) \
138 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
139 | (2 << TIMING_CFG1_WRTORD_SHIFT))
141 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
142 | (4 << TIMING_CFG2_CPO_SHIFT) \
143 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
144 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
145 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
146 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
147 | (5 << TIMING_CFG2_FOUR_ACT_SHIFT))
149 #define CONFIG_SYS_DDR_INTERVAL ((0x0360 << SDRAM_INTERVAL_REFINT_SHIFT) \
150 | (0x0100 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
152 #define CONFIG_SYS_DDR_SDRAM_CFG (SDRAM_CFG_SREN \
153 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
156 #define CONFIG_SYS_DDR_SDRAM_CFG2 0x00401000 /* 1 posted refresh */
157 #define CONFIG_SYS_DDR_MODE ((0x0448 << SDRAM_MODE_ESD_SHIFT) \
158 | (0x0232 << SDRAM_MODE_SD_SHIFT))
159 /* ODT 150ohm CL=3, AL=1 on SDRAM */
160 #define CONFIG_SYS_DDR_MODE2 0x00000000
165 #undef CONFIG_SYS_DRAM_TEST /* memory test, takes time */
166 #define CONFIG_SYS_MEMTEST_START 0x00040000 /* memtest region */
167 #define CONFIG_SYS_MEMTEST_END 0x00140000
170 * The reserved memory
172 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
173 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
176 * Initial RAM Base Address Setup
178 #define CONFIG_SYS_INIT_RAM_LOCK 1
179 #define CONFIG_SYS_INIT_RAM_ADDR 0xE6000000 /* Initial RAM address */
180 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM */
181 #define CONFIG_SYS_GBL_DATA_OFFSET \
182 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
185 * Local Bus Configuration & Clock Setup
187 #define CONFIG_SYS_LCRR_DBYP LCRR_DBYP
188 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_2
189 #define CONFIG_SYS_LBC_LBCR 0x00040000
190 #define CONFIG_FSL_ELBC 1
193 * FLASH on the Local Bus
195 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
196 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
197 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
199 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* FLASH base address */
200 #define CONFIG_SYS_FLASH_SIZE 8 /* FLASH size is 8M */
201 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
203 /* Window base at flash base */
204 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
205 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_8MB)
207 #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
208 | BR_PS_16 /* 16 bit port */ \
209 | BR_MS_GPCM /* MSEL = GPCM */ \
211 #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
221 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
222 /* 127 64KB sectors and 8 8KB top sectors per device */
223 #define CONFIG_SYS_MAX_FLASH_SECT 135
225 #undef CONFIG_SYS_FLASH_CHECKSUM
226 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
227 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
230 * NAND Flash on the Local Bus
233 #ifdef CONFIG_NAND_SPL
234 #define CONFIG_SYS_NAND_BASE 0xFFF00000
236 #define CONFIG_SYS_NAND_BASE 0xE0600000
239 #define CONFIG_MTD_DEVICE
240 #define CONFIG_MTD_PARTITION
241 #define CONFIG_CMD_MTDPARTS
242 #define MTDIDS_DEFAULT "nand0=e0600000.flash"
243 #define MTDPARTS_DEFAULT \
244 "mtdparts=e0600000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
246 #define CONFIG_SYS_MAX_NAND_DEVICE 1
247 #define CONFIG_CMD_NAND 1
248 #define CONFIG_NAND_FSL_ELBC 1
249 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
250 #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024) /* 0x00008000 */
252 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
253 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
254 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
255 #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
256 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
258 #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
259 | BR_DECC_CHK_GEN /* Use HW ECC */ \
260 | BR_PS_8 /* 8 bit port */ \
261 | BR_MS_FCM /* MSEL = FCM */ \
263 #define CONFIG_SYS_NAND_OR_PRELIM \
264 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
273 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
274 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
275 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
276 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
278 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
279 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
281 #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
282 #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
284 #if CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE && \
285 !defined(CONFIG_NAND_SPL)
286 #define CONFIG_SYS_RAMBOOT
288 #undef CONFIG_SYS_RAMBOOT
294 #define CONFIG_CONS_INDEX 1
295 #define CONFIG_SYS_NS16550_SERIAL
296 #define CONFIG_SYS_NS16550_REG_SIZE 1
297 #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
299 #define CONFIG_SYS_BAUDRATE_TABLE \
300 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 57600, 115200}
302 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
303 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
305 /* Use the HUSH parser */
306 #define CONFIG_SYS_HUSH_PARSER
308 /* Pass open firmware flat tree */
309 #define CONFIG_OF_LIBFDT 1
310 #define CONFIG_OF_BOARD_SETUP 1
311 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
314 #define CONFIG_SYS_I2C
315 #define CONFIG_SYS_I2C_FSL
316 #define CONFIG_SYS_FSL_I2C_SPEED 400000
317 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
318 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
319 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x51} }
322 * Board info - revision and where boot from
324 #define CONFIG_SYS_I2C_PCF8574A_ADDR 0x39
327 * Config on-board RTC
329 #define CONFIG_RTC_DS1337 /* ds1339 on board, use ds1337 rtc via i2c */
330 #define CONFIG_SYS_I2C_RTC_ADDR 0x68 /* at address 0x68 */
334 * Addresses are mapped 1-1.
336 #define CONFIG_SYS_PCI_MEM_BASE 0x80000000
337 #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BASE
338 #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000 /* 256M */
339 #define CONFIG_SYS_PCI_MMIO_BASE 0x90000000
340 #define CONFIG_SYS_PCI_MMIO_PHYS CONFIG_SYS_PCI_MMIO_BASE
341 #define CONFIG_SYS_PCI_MMIO_SIZE 0x10000000 /* 256M */
342 #define CONFIG_SYS_PCI_IO_BASE 0x00000000
343 #define CONFIG_SYS_PCI_IO_PHYS 0xE0300000
344 #define CONFIG_SYS_PCI_IO_SIZE 0x100000 /* 1M */
346 #define CONFIG_SYS_PCI_SLV_MEM_LOCAL CONFIG_SYS_SDRAM_BASE
347 #define CONFIG_SYS_PCI_SLV_MEM_BUS 0x00000000
348 #define CONFIG_SYS_PCI_SLV_MEM_SIZE 0x80000000
350 #define CONFIG_SYS_PCIE1_BASE 0xA0000000
351 #define CONFIG_SYS_PCIE1_MEM_BASE 0xA0000000
352 #define CONFIG_SYS_PCIE1_MEM_PHYS 0xA0000000
353 #define CONFIG_SYS_PCIE1_MEM_SIZE 0x10000000
354 #define CONFIG_SYS_PCIE1_CFG_BASE 0xB0000000
355 #define CONFIG_SYS_PCIE1_CFG_SIZE 0x01000000
356 #define CONFIG_SYS_PCIE1_IO_BASE 0x00000000
357 #define CONFIG_SYS_PCIE1_IO_PHYS 0xB1000000
358 #define CONFIG_SYS_PCIE1_IO_SIZE 0x00800000
360 #define CONFIG_SYS_PCIE2_BASE 0xC0000000
361 #define CONFIG_SYS_PCIE2_MEM_BASE 0xC0000000
362 #define CONFIG_SYS_PCIE2_MEM_PHYS 0xC0000000
363 #define CONFIG_SYS_PCIE2_MEM_SIZE 0x10000000
364 #define CONFIG_SYS_PCIE2_CFG_BASE 0xD0000000
365 #define CONFIG_SYS_PCIE2_CFG_SIZE 0x01000000
366 #define CONFIG_SYS_PCIE2_IO_BASE 0x00000000
367 #define CONFIG_SYS_PCIE2_IO_PHYS 0xD1000000
368 #define CONFIG_SYS_PCIE2_IO_SIZE 0x00800000
371 #define CONFIG_PCI_INDIRECT_BRIDGE
374 #define CONFIG_PCI_PNP /* do pci plug-and-play */
376 #define CONFIG_EEPRO100
377 #undef CONFIG_PCI_SCAN_SHOW /* show pci devices on startup */
378 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1957 /* Freescale */
380 #define CONFIG_HAS_FSL_DR_USB
381 #define CONFIG_SYS_SCCR_USBDRCM 3
383 #define CONFIG_CMD_USB
384 #define CONFIG_USB_STORAGE
385 #define CONFIG_USB_EHCI
386 #define CONFIG_USB_EHCI_FSL
387 #define CONFIG_USB_PHY_TYPE "utmi"
388 #define CONFIG_EHCI_HCD_INIT_AFTER_RESET
393 #define CONFIG_TSEC_ENET /* TSEC ethernet support */
394 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
395 #define CONFIG_SYS_TSEC1 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC1_OFFSET)
396 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
397 #define CONFIG_SYS_TSEC2 (CONFIG_SYS_IMMR+CONFIG_SYS_TSEC2_OFFSET)
400 * TSEC ethernet configuration
402 #define CONFIG_MII 1 /* MII PHY management */
403 #define CONFIG_TSEC1 1
404 #define CONFIG_TSEC1_NAME "eTSEC0"
405 #define CONFIG_TSEC2 1
406 #define CONFIG_TSEC2_NAME "eTSEC1"
407 #define TSEC1_PHY_ADDR 0
408 #define TSEC2_PHY_ADDR 1
409 #define TSEC1_PHYIDX 0
410 #define TSEC2_PHYIDX 0
411 #define TSEC1_FLAGS TSEC_GIGABIT
412 #define TSEC2_FLAGS TSEC_GIGABIT
414 /* Options are: eTSEC[0-1] */
415 #define CONFIG_ETHPRIME "eTSEC1"
420 #define CONFIG_LIBATA
421 #define CONFIG_FSL_SATA
423 #define CONFIG_SYS_SATA_MAX_DEVICE 2
425 #define CONFIG_SYS_SATA1_OFFSET 0x18000
426 #define CONFIG_SYS_SATA1 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA1_OFFSET)
427 #define CONFIG_SYS_SATA1_FLAGS FLAGS_DMA
429 #define CONFIG_SYS_SATA2_OFFSET 0x19000
430 #define CONFIG_SYS_SATA2 (CONFIG_SYS_IMMR + CONFIG_SYS_SATA2_OFFSET)
431 #define CONFIG_SYS_SATA2_FLAGS FLAGS_DMA
433 #ifdef CONFIG_FSL_SATA
435 #define CONFIG_CMD_SATA
436 #define CONFIG_DOS_PARTITION
437 #define CONFIG_CMD_EXT2
443 #if !defined(CONFIG_SYS_RAMBOOT)
444 #define CONFIG_ENV_IS_IN_FLASH 1
445 #define CONFIG_ENV_ADDR \
446 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
447 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
448 #define CONFIG_ENV_SIZE 0x2000
450 #define CONFIG_SYS_NO_FLASH 1 /* Flash is not usable now */
451 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
452 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
453 #define CONFIG_ENV_SIZE 0x2000
456 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
457 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
462 #define CONFIG_BOOTP_BOOTFILESIZE
463 #define CONFIG_BOOTP_BOOTPATH
464 #define CONFIG_BOOTP_GATEWAY
465 #define CONFIG_BOOTP_HOSTNAME
468 * Command line configuration.
470 #define CONFIG_CMD_PING
471 #define CONFIG_CMD_I2C
472 #define CONFIG_CMD_MII
473 #define CONFIG_CMD_DATE
474 #define CONFIG_CMD_PCI
476 #define CONFIG_CMDLINE_EDITING 1 /* add command line history */
477 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
479 #undef CONFIG_WATCHDOG /* watchdog disabled */
482 * Miscellaneous configurable options
484 #define CONFIG_SYS_LONGHELP /* undef to save memory */
485 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
487 #if defined(CONFIG_CMD_KGDB)
488 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
490 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
493 /* Print Buffer Size */
494 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
495 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
496 /* Boot Argument Buffer Size */
497 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
500 * For booting Linux, the board info and command line data
501 * have to be in the first 256 MB of memory, since this is
502 * the maximum mapped by the Linux kernel during initialization.
504 #define CONFIG_SYS_BOOTMAPSZ (256 << 20) /* Initial Memory map for Linux */
509 #define CONFIG_SYS_HID0_INIT 0x000000000
510 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
511 HID0_ENABLE_INSTRUCTION_CACHE | \
512 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
513 #define CONFIG_SYS_HID2 HID2_HBE
518 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
520 /* DDR: cache cacheable */
521 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE \
524 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
528 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
529 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
531 /* IMMRBAR, PCI IO and NAND: cache-inhibit and guarded */
532 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_IMMR \
534 | BATL_CACHEINHIBIT \
535 | BATL_GUARDEDSTORAGE)
536 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_IMMR \
540 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
541 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
543 /* FLASH: icache cacheable, but dcache-inhibit and guarded */
544 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_FLASH_BASE \
547 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_FLASH_BASE \
551 #define CONFIG_SYS_DBAT2L (CONFIG_SYS_FLASH_BASE \
553 | BATL_CACHEINHIBIT \
554 | BATL_GUARDEDSTORAGE)
555 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
557 /* Stack in dcache: cacheable, no memory coherence */
558 #define CONFIG_SYS_IBAT3L (CONFIG_SYS_INIT_RAM_ADDR | BATL_PP_RW)
559 #define CONFIG_SYS_IBAT3U (CONFIG_SYS_INIT_RAM_ADDR \
563 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
564 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
566 /* PCI MEM space: cacheable */
567 #define CONFIG_SYS_IBAT4L (CONFIG_SYS_PCI_MEM_PHYS \
570 #define CONFIG_SYS_IBAT4U (CONFIG_SYS_PCI_MEM_PHYS \
574 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
575 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
577 /* PCI MMIO space: cache-inhibit and guarded */
578 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_PCI_MMIO_PHYS \
580 | BATL_CACHEINHIBIT \
581 | BATL_GUARDEDSTORAGE)
582 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_PCI_MMIO_PHYS \
586 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
587 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
589 #define CONFIG_SYS_IBAT6L 0
590 #define CONFIG_SYS_IBAT6U 0
591 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
592 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
594 #define CONFIG_SYS_IBAT7L 0
595 #define CONFIG_SYS_IBAT7U 0
596 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
597 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
599 #if defined(CONFIG_CMD_KGDB)
600 #define CONFIG_KGDB_BAUDRATE 230400 /* speed of kgdb serial port */
604 * Environment Configuration
607 #define CONFIG_ENV_OVERWRITE
609 #if defined(CONFIG_TSEC_ENET)
610 #define CONFIG_HAS_ETH0
611 #define CONFIG_HAS_ETH1
614 #define CONFIG_BAUDRATE 115200
616 #define CONFIG_LOADADDR 800000 /* default location for tftp and bootm */
618 #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
619 #undef CONFIG_BOOTARGS /* the boot command will set bootargs */
621 #define CONFIG_EXTRA_ENV_SETTINGS \
623 "consoledev=ttyS0\0" \
624 "ramdiskaddr=1000000\0" \
625 "ramdiskfile=ramfs.83xx\0" \
627 "fdtfile=mpc8315erdb.dtb\0" \
628 "usb_phy_type=utmi\0" \
631 #define CONFIG_NFSBOOTCOMMAND \
632 "setenv bootargs root=/dev/nfs rw " \
633 "nfsroot=$serverip:$rootpath " \
634 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:" \
636 "console=$consoledev,$baudrate $othbootargs;" \
637 "tftp $loadaddr $bootfile;" \
638 "tftp $fdtaddr $fdtfile;" \
639 "bootm $loadaddr - $fdtaddr"
641 #define CONFIG_RAMBOOTCOMMAND \
642 "setenv bootargs root=/dev/ram rw " \
643 "console=$consoledev,$baudrate $othbootargs;" \
644 "tftp $ramdiskaddr $ramdiskfile;" \
645 "tftp $loadaddr $bootfile;" \
646 "tftp $fdtaddr $fdtfile;" \
647 "bootm $loadaddr $ramdiskaddr $fdtaddr"
650 #define CONFIG_BOOTCOMMAND CONFIG_NFSBOOTCOMMAND
652 #endif /* __CONFIG_H */