2 * Copyright (C) Freescale Semiconductor, Inc. 2006, 2010.
4 * SPDX-License-Identifier: GPL-2.0+
7 * mpc8313epb board configuration file
14 * High Level Configuration Options
17 #define CONFIG_MPC83xx 1
18 #define CONFIG_MPC831x 1
19 #define CONFIG_MPC8313 1
20 #define CONFIG_MPC8313ERDB 1
24 #define CONFIG_SPL_INIT_MINIMAL
25 #define CONFIG_SPL_SERIAL_SUPPORT
26 #define CONFIG_SPL_NAND_SUPPORT
27 #define CONFIG_SPL_FLUSH_IMAGE
28 #define CONFIG_SPL_TARGET "u-boot-with-spl.bin"
29 #define CONFIG_SPL_MPC83XX_WAIT_FOR_NAND
31 #ifdef CONFIG_SPL_BUILD
32 #define CONFIG_NS16550_MIN_FUNCTIONS
35 #define CONFIG_SYS_TEXT_BASE 0x00100000 /* CONFIG_SYS_NAND_U_BOOT_DST */
36 #define CONFIG_SYS_TEXT_BASE_SPL 0xfff00000
37 #define CONFIG_SPL_MAX_SIZE (4 * 1024)
38 #define CONFIG_SPL_PAD_TO 0x4000
40 #define CONFIG_SYS_NAND_U_BOOT_SIZE (512 << 10)
41 #define CONFIG_SYS_NAND_U_BOOT_DST 0x00100000
42 #define CONFIG_SYS_NAND_U_BOOT_START 0x00100100
43 #define CONFIG_SYS_NAND_U_BOOT_OFFS 16384
44 #define CONFIG_SYS_NAND_U_BOOT_RELOC 0x00010000
45 #define CONFIG_SYS_NAND_U_BOOT_RELOC_SP (CONFIG_SYS_NAND_U_BOOT_RELOC + 0x10000)
47 #ifdef CONFIG_SPL_BUILD
48 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE_SPL /* start of monitor */
51 #endif /* CONFIG_NAND */
53 #ifndef CONFIG_SYS_TEXT_BASE
54 #define CONFIG_SYS_TEXT_BASE 0xFE000000
57 #ifndef CONFIG_SYS_MONITOR_BASE
58 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_TEXT_BASE /* start of monitor */
62 #define CONFIG_PCI_INDIRECT_BRIDGE
63 #define CONFIG_FSL_ELBC 1
65 #define CONFIG_MISC_INIT_R
73 #define CONFIG_VSC7385_ENET
76 #ifdef CONFIG_SYS_66MHZ
77 #define CONFIG_83XX_CLKIN 66666667 /* in Hz */
78 #elif defined(CONFIG_SYS_33MHZ)
79 #define CONFIG_83XX_CLKIN 33333333 /* in Hz */
81 #error Unknown oscillator frequency.
84 #define CONFIG_SYS_CLK_FREQ CONFIG_83XX_CLKIN
86 #define CONFIG_BOARD_EARLY_INIT_F /* call board_early_init_f */
87 #define CONFIG_BOARD_EARLY_INIT_R /* call board_early_init_r */
89 #define CONFIG_SYS_IMMR 0xE0000000
91 #if defined(CONFIG_NAND) && !defined(CONFIG_SPL_BUILD)
92 #define CONFIG_DEFAULT_IMMR CONFIG_SYS_IMMR
95 #define CONFIG_SYS_MEMTEST_START 0x00001000
96 #define CONFIG_SYS_MEMTEST_END 0x07f00000
98 /* Early revs of this board will lock up hard when attempting
99 * to access the PMC registers, unless a JTAG debugger is
100 * connected, or some resistor modifications are made.
102 #define CONFIG_SYS_8313ERDB_BROKEN_PMC 1
104 #define CONFIG_SYS_ACR_PIPE_DEP 3 /* Arbiter pipeline depth (0-3) */
105 #define CONFIG_SYS_ACR_RPTCNT 3 /* Arbiter repeat count (0-7) */
108 * Device configurations
113 #ifdef CONFIG_VSC7385_ENET
117 /* The flash address and size of the VSC7385 firmware image */
118 #define CONFIG_VSC7385_IMAGE 0xFE7FE000
119 #define CONFIG_VSC7385_IMAGE_SIZE 8192
126 #define CONFIG_SYS_DDR_BASE 0x00000000 /* DDR is system memory*/
127 #define CONFIG_SYS_SDRAM_BASE CONFIG_SYS_DDR_BASE
128 #define CONFIG_SYS_DDR_SDRAM_BASE CONFIG_SYS_DDR_BASE
131 * Manually set up DDR parameters, as this board does not
132 * seem to have the SPD connected to I2C.
134 #define CONFIG_SYS_DDR_SIZE 128 /* MB */
135 #define CONFIG_SYS_DDR_CS0_CONFIG (CSCONFIG_EN \
136 | CSCONFIG_ODT_RD_NEVER \
137 | CSCONFIG_ODT_WR_ONLY_CURRENT \
138 | CSCONFIG_ROW_BIT_13 \
139 | CSCONFIG_COL_BIT_10)
142 #define CONFIG_SYS_DDR_TIMING_3 0x00000000
143 #define CONFIG_SYS_DDR_TIMING_0 ((0 << TIMING_CFG0_RWT_SHIFT) \
144 | (0 << TIMING_CFG0_WRT_SHIFT) \
145 | (0 << TIMING_CFG0_RRT_SHIFT) \
146 | (0 << TIMING_CFG0_WWT_SHIFT) \
147 | (2 << TIMING_CFG0_ACT_PD_EXIT_SHIFT) \
148 | (2 << TIMING_CFG0_PRE_PD_EXIT_SHIFT) \
149 | (8 << TIMING_CFG0_ODT_PD_EXIT_SHIFT) \
150 | (2 << TIMING_CFG0_MRS_CYC_SHIFT))
152 #define CONFIG_SYS_DDR_TIMING_1 ((3 << TIMING_CFG1_PRETOACT_SHIFT) \
153 | (8 << TIMING_CFG1_ACTTOPRE_SHIFT) \
154 | (3 << TIMING_CFG1_ACTTORW_SHIFT) \
155 | (5 << TIMING_CFG1_CASLAT_SHIFT) \
156 | (10 << TIMING_CFG1_REFREC_SHIFT) \
157 | (3 << TIMING_CFG1_WRREC_SHIFT) \
158 | (2 << TIMING_CFG1_ACTTOACT_SHIFT) \
159 | (2 << TIMING_CFG1_WRTORD_SHIFT))
161 #define CONFIG_SYS_DDR_TIMING_2 ((1 << TIMING_CFG2_ADD_LAT_SHIFT) \
162 | (5 << TIMING_CFG2_CPO_SHIFT) \
163 | (2 << TIMING_CFG2_WR_LAT_DELAY_SHIFT) \
164 | (2 << TIMING_CFG2_RD_TO_PRE_SHIFT) \
165 | (2 << TIMING_CFG2_WR_DATA_DELAY_SHIFT) \
166 | (3 << TIMING_CFG2_CKE_PLS_SHIFT) \
167 | (6 << TIMING_CFG2_FOUR_ACT_SHIFT))
168 /* 0x129048c6 */ /* P9-45,may need tuning */
169 #define CONFIG_SYS_DDR_INTERVAL ((1296 << SDRAM_INTERVAL_REFINT_SHIFT) \
170 | (1280 << SDRAM_INTERVAL_BSTOPRE_SHIFT))
172 #if defined(CONFIG_DDR_2T_TIMING)
173 #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
174 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
179 #define CONFIG_SYS_SDRAM_CFG (SDRAM_CFG_SREN \
180 | SDRAM_CFG_SDRAM_TYPE_DDR2 \
184 #define CONFIG_SYS_SDRAM_CFG2 0x00401000
185 /* set burst length to 8 for 32-bit data path */
186 #define CONFIG_SYS_DDR_MODE ((0x4448 << SDRAM_MODE_ESD_SHIFT) \
187 | (0x0632 << SDRAM_MODE_SD_SHIFT))
189 #define CONFIG_SYS_DDR_MODE_2 0x8000C000
191 #define CONFIG_SYS_DDR_CLK_CNTL DDR_SDRAM_CLK_CNTL_CLK_ADJUST_05
193 #define CONFIG_SYS_DDRCDR_VALUE (DDRCDR_EN \
199 * FLASH on the Local Bus
201 #define CONFIG_SYS_FLASH_CFI /* use the Common Flash Interface */
202 #define CONFIG_FLASH_CFI_DRIVER /* use the CFI driver */
203 #define CONFIG_SYS_FLASH_BASE 0xFE000000 /* start of FLASH */
204 #define CONFIG_SYS_FLASH_SIZE 8 /* flash size in MB */
205 #define CONFIG_SYS_FLASH_PROTECTION 1 /* Use h/w Flash protection. */
206 #define CONFIG_SYS_FLASH_EMPTY_INFO /* display empty sectors */
207 #define CONFIG_SYS_FLASH_USE_BUFFER_WRITE /* buffer up multiple bytes */
209 #define CONFIG_SYS_NOR_BR_PRELIM (CONFIG_SYS_FLASH_BASE \
210 | BR_PS_16 /* 16 bit port */ \
211 | BR_MS_GPCM /* MSEL = GPCM */ \
213 #define CONFIG_SYS_NOR_OR_PRELIM (MEG_TO_AM(CONFIG_SYS_FLASH_SIZE) \
218 /* 0xFF006FF7 TODO SLOW 16 MB flash size */
219 /* window base at flash base */
220 #define CONFIG_SYS_LBLAWBAR0_PRELIM CONFIG_SYS_FLASH_BASE
221 /* 16 MB window size */
222 #define CONFIG_SYS_LBLAWAR0_PRELIM (LBLAWAR_EN | LBLAWAR_16MB)
224 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* number of banks */
225 #define CONFIG_SYS_MAX_FLASH_SECT 135 /* sectors per device */
227 #define CONFIG_SYS_FLASH_ERASE_TOUT 60000 /* Flash Erase Timeout (ms) */
228 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Flash Write Timeout (ms) */
230 #if (CONFIG_SYS_MONITOR_BASE < CONFIG_SYS_FLASH_BASE) && \
231 !defined(CONFIG_SPL_BUILD)
232 #define CONFIG_SYS_RAMBOOT
235 #define CONFIG_SYS_INIT_RAM_LOCK 1
236 #define CONFIG_SYS_INIT_RAM_ADDR 0xFD000000 /* Initial RAM addr */
237 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in RAM*/
239 #define CONFIG_SYS_GBL_DATA_OFFSET \
240 (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
241 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
243 /* CONFIG_SYS_MONITOR_LEN must be a multiple of CONFIG_ENV_SECT_SIZE */
244 #define CONFIG_SYS_MONITOR_LEN (384 * 1024) /* Reserve 384 kB for Mon */
245 #define CONFIG_SYS_MALLOC_LEN (512 * 1024) /* Reserved for malloc */
248 * Local Bus LCRR and LBCR regs
250 #define CONFIG_SYS_LCRR_EADC LCRR_EADC_1
251 #define CONFIG_SYS_LCRR_CLKDIV LCRR_CLKDIV_4
252 #define CONFIG_SYS_LBC_LBCR (0x00040000 /* TODO */ \
253 | (0xFF << LBCR_BMT_SHIFT) \
254 | 0xF) /* 0x0004ff0f */
256 /* LB refresh timer prescal, 266MHz/32 */
257 #define CONFIG_SYS_LBC_MRTPR 0x20000000 /*TODO */
259 /* drivers/mtd/nand/nand.c */
260 #if defined(CONFIG_NAND) && defined(CONFIG_SPL_BUILD)
261 #define CONFIG_SYS_NAND_BASE 0xFFF00000
263 #define CONFIG_SYS_NAND_BASE 0xE2800000
266 #define CONFIG_MTD_DEVICE
267 #define CONFIG_MTD_PARTITION
268 #define CONFIG_CMD_MTDPARTS
269 #define MTDIDS_DEFAULT "nand0=e2800000.flash"
270 #define MTDPARTS_DEFAULT \
271 "mtdparts=e2800000.flash:512k(uboot),128k(env),3m@1m(kernel),-(fs)"
273 #define CONFIG_SYS_MAX_NAND_DEVICE 1
274 #define CONFIG_MTD_NAND_VERIFY_WRITE
275 #define CONFIG_CMD_NAND 1
276 #define CONFIG_NAND_FSL_ELBC 1
277 #define CONFIG_SYS_NAND_BLOCK_SIZE 16384
278 #define CONFIG_SYS_NAND_WINDOW_SIZE (32 * 1024)
281 #define CONFIG_SYS_NAND_BR_PRELIM (CONFIG_SYS_NAND_BASE \
282 | BR_DECC_CHK_GEN /* Use HW ECC */ \
283 | BR_PS_8 /* 8 bit port */ \
284 | BR_MS_FCM /* MSEL = FCM */ \
286 #define CONFIG_SYS_NAND_OR_PRELIM \
287 (P2SZ_TO_AM(CONFIG_SYS_NAND_WINDOW_SIZE) \
297 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NAND_BR_PRELIM
298 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NAND_OR_PRELIM
299 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NOR_BR_PRELIM
300 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NOR_OR_PRELIM
302 #define CONFIG_SYS_BR0_PRELIM CONFIG_SYS_NOR_BR_PRELIM
303 #define CONFIG_SYS_OR0_PRELIM CONFIG_SYS_NOR_OR_PRELIM
304 #define CONFIG_SYS_BR1_PRELIM CONFIG_SYS_NAND_BR_PRELIM
305 #define CONFIG_SYS_OR1_PRELIM CONFIG_SYS_NAND_OR_PRELIM
308 #define CONFIG_SYS_LBLAWBAR1_PRELIM CONFIG_SYS_NAND_BASE
309 #define CONFIG_SYS_LBLAWAR1_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
311 #define CONFIG_SYS_NAND_LBLAWBAR_PRELIM CONFIG_SYS_LBLAWBAR1_PRELIM
312 #define CONFIG_SYS_NAND_LBLAWAR_PRELIM CONFIG_SYS_LBLAWAR1_PRELIM
314 /* local bus write LED / read status buffer (BCSR) mapping */
315 #define CONFIG_SYS_BCSR_ADDR 0xFA000000
316 #define CONFIG_SYS_BCSR_SIZE (32 * 1024) /* 0x00008000 */
317 /* map at 0xFA000000 on LCS3 */
318 #define CONFIG_SYS_BR3_PRELIM (CONFIG_SYS_BCSR_ADDR \
319 | BR_PS_8 /* 8 bit port */ \
320 | BR_MS_GPCM /* MSEL = GPCM */ \
323 #define CONFIG_SYS_OR3_PRELIM (P2SZ_TO_AM(CONFIG_SYS_BCSR_SIZE) \
332 #define CONFIG_SYS_LBLAWBAR3_PRELIM CONFIG_SYS_BCSR_ADDR
333 #define CONFIG_SYS_LBLAWAR3_PRELIM (LBLAWAR_EN | LBLAWAR_32KB)
337 #ifdef CONFIG_VSC7385_ENET
339 /* VSC7385 Base address on LCS2 */
340 #define CONFIG_SYS_VSC7385_BASE 0xF0000000
341 #define CONFIG_SYS_VSC7385_SIZE (128 * 1024) /* 0x00020000 */
343 #define CONFIG_SYS_BR2_PRELIM (CONFIG_SYS_VSC7385_BASE \
344 | BR_PS_8 /* 8 bit port */ \
345 | BR_MS_GPCM /* MSEL = GPCM */ \
347 #define CONFIG_SYS_OR2_PRELIM (P2SZ_TO_AM(CONFIG_SYS_VSC7385_SIZE) \
357 /* Access window base at VSC7385 base */
358 #define CONFIG_SYS_LBLAWBAR2_PRELIM CONFIG_SYS_VSC7385_BASE
359 #define CONFIG_SYS_LBLAWAR2_PRELIM (LBLAWAR_EN | LBLAWAR_128KB)
363 /* pass open firmware flat tree */
364 #define CONFIG_OF_LIBFDT 1
365 #define CONFIG_OF_BOARD_SETUP 1
366 #define CONFIG_OF_STDOUT_VIA_ALIAS 1
368 #define CONFIG_MPC83XX_GPIO 1
369 #define CONFIG_CMD_GPIO 1
374 #define CONFIG_CONS_INDEX 1
375 #define CONFIG_SYS_NS16550
376 #define CONFIG_SYS_NS16550_SERIAL
377 #define CONFIG_SYS_NS16550_REG_SIZE 1
379 #define CONFIG_SYS_BAUDRATE_TABLE \
380 {300, 600, 1200, 2400, 4800, 9600, 19200, 38400, 115200}
382 #define CONFIG_SYS_NS16550_COM1 (CONFIG_SYS_IMMR+0x4500)
383 #define CONFIG_SYS_NS16550_COM2 (CONFIG_SYS_IMMR+0x4600)
385 /* Use the HUSH parser */
386 #define CONFIG_SYS_HUSH_PARSER
389 #define CONFIG_SYS_I2C
390 #define CONFIG_SYS_I2C_FSL
391 #define CONFIG_SYS_FSL_I2C_SPEED 400000
392 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
393 #define CONFIG_SYS_FSL_I2C_OFFSET 0x3000
394 #define CONFIG_SYS_FSL_I2C2_SPEED 400000
395 #define CONFIG_SYS_FSL_I2C2_SLAVE 0x7F
396 #define CONFIG_SYS_FSL_I2C2_OFFSET 0x3100
397 #define CONFIG_SYS_I2C_NOPROBES { {0, 0x69} }
401 * Addresses are mapped 1-1.
403 #define CONFIG_SYS_PCI1_MEM_BASE 0x80000000
404 #define CONFIG_SYS_PCI1_MEM_PHYS CONFIG_SYS_PCI1_MEM_BASE
405 #define CONFIG_SYS_PCI1_MEM_SIZE 0x10000000 /* 256M */
406 #define CONFIG_SYS_PCI1_MMIO_BASE 0x90000000
407 #define CONFIG_SYS_PCI1_MMIO_PHYS CONFIG_SYS_PCI1_MMIO_BASE
408 #define CONFIG_SYS_PCI1_MMIO_SIZE 0x10000000 /* 256M */
409 #define CONFIG_SYS_PCI1_IO_BASE 0x00000000
410 #define CONFIG_SYS_PCI1_IO_PHYS 0xE2000000
411 #define CONFIG_SYS_PCI1_IO_SIZE 0x00100000 /* 1M */
413 #define CONFIG_PCI_PNP /* do pci plug-and-play */
414 #define CONFIG_SYS_PCI_SUBSYS_VENDORID 0x1057 /* Motorola */
419 #define CONFIG_TSEC_ENET /* TSEC ethernet support */
421 #define CONFIG_GMII /* MII PHY management */
424 #define CONFIG_HAS_ETH0
425 #define CONFIG_TSEC1_NAME "TSEC0"
426 #define CONFIG_SYS_TSEC1_OFFSET 0x24000
427 #define TSEC1_PHY_ADDR 0x1c
428 #define TSEC1_FLAGS TSEC_GIGABIT
429 #define TSEC1_PHYIDX 0
433 #define CONFIG_HAS_ETH1
434 #define CONFIG_TSEC2_NAME "TSEC1"
435 #define CONFIG_SYS_TSEC2_OFFSET 0x25000
436 #define TSEC2_PHY_ADDR 4
437 #define TSEC2_FLAGS TSEC_GIGABIT
438 #define TSEC2_PHYIDX 0
442 /* Options are: TSEC[0-1] */
443 #define CONFIG_ETHPRIME "TSEC1"
446 * Configure on-board RTC
448 #define CONFIG_RTC_DS1337
449 #define CONFIG_SYS_I2C_RTC_ADDR 0x68
454 #if defined(CONFIG_NAND)
455 #define CONFIG_ENV_IS_IN_NAND 1
456 #define CONFIG_ENV_OFFSET (512 * 1024)
457 #define CONFIG_ENV_SECT_SIZE CONFIG_SYS_NAND_BLOCK_SIZE
458 #define CONFIG_ENV_SIZE CONFIG_ENV_SECT_SIZE
459 #define CONFIG_ENV_SIZE_REDUND CONFIG_ENV_SIZE
460 #define CONFIG_ENV_RANGE (CONFIG_ENV_SECT_SIZE * 4)
461 #define CONFIG_ENV_OFFSET_REDUND \
462 (CONFIG_ENV_OFFSET + CONFIG_ENV_RANGE)
463 #elif !defined(CONFIG_SYS_RAMBOOT)
464 #define CONFIG_ENV_IS_IN_FLASH 1
465 #define CONFIG_ENV_ADDR \
466 (CONFIG_SYS_MONITOR_BASE + CONFIG_SYS_MONITOR_LEN)
467 #define CONFIG_ENV_SECT_SIZE 0x10000 /* 64K(one sector) for env */
468 #define CONFIG_ENV_SIZE 0x2000
470 /* Address and size of Redundant Environment Sector */
472 #define CONFIG_ENV_IS_NOWHERE 1 /* Store ENV in memory only */
473 #define CONFIG_ENV_ADDR (CONFIG_SYS_MONITOR_BASE - 0x1000)
474 #define CONFIG_ENV_SIZE 0x2000
477 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
478 #define CONFIG_SYS_LOADS_BAUD_CHANGE 1 /* allow baudrate change */
483 #define CONFIG_BOOTP_BOOTFILESIZE
484 #define CONFIG_BOOTP_BOOTPATH
485 #define CONFIG_BOOTP_GATEWAY
486 #define CONFIG_BOOTP_HOSTNAME
490 * Command line configuration.
492 #include <config_cmd_default.h>
494 #define CONFIG_CMD_PING
495 #define CONFIG_CMD_DHCP
496 #define CONFIG_CMD_I2C
497 #define CONFIG_CMD_MII
498 #define CONFIG_CMD_DATE
499 #define CONFIG_CMD_PCI
501 #if defined(CONFIG_SYS_RAMBOOT) && !defined(CONFIG_NAND)
502 #undef CONFIG_CMD_SAVEENV
503 #undef CONFIG_CMD_LOADS
506 #define CONFIG_CMDLINE_EDITING 1
507 #define CONFIG_AUTO_COMPLETE /* add autocompletion support */
510 * Miscellaneous configurable options
512 #define CONFIG_SYS_LONGHELP /* undef to save memory */
513 #define CONFIG_SYS_LOAD_ADDR 0x2000000 /* default load address */
514 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
516 /* Print Buffer Size */
517 #define CONFIG_SYS_PBSIZE \
518 (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16)
519 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
520 /* Boot Argument Buffer Size */
521 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE
524 * For booting Linux, the board info and command line data
525 * have to be in the first 256 MB of memory, since this is
526 * the maximum mapped by the Linux kernel during initialization.
528 /* Initial Memory map for Linux*/
529 #define CONFIG_SYS_BOOTMAPSZ (256 << 20)
531 #define CONFIG_SYS_RCWH_PCIHOST 0x80000000 /* PCIHOST */
533 #ifdef CONFIG_SYS_66MHZ
535 /* 66MHz IN, 133MHz CSB, 266 DDR, 266 CORE */
537 #define CONFIG_SYS_HRCW_LOW (\
538 0x20000000 /* reserved, must be set */ |\
540 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
541 HRCWL_DDR_TO_SCB_CLK_2X1 |\
542 HRCWL_CSB_TO_CLKIN_2X1 |\
543 HRCWL_CORE_TO_CSB_2X1)
545 #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 2)
547 #elif defined(CONFIG_SYS_33MHZ)
549 /* 33MHz IN, 165MHz CSB, 330 DDR, 330 CORE */
551 #define CONFIG_SYS_HRCW_LOW (\
552 0x20000000 /* reserved, must be set */ |\
554 HRCWL_LCL_BUS_TO_SCB_CLK_1X1 |\
555 HRCWL_DDR_TO_SCB_CLK_2X1 |\
556 HRCWL_CSB_TO_CLKIN_5X1 |\
557 HRCWL_CORE_TO_CSB_2X1)
559 #define CONFIG_SYS_NS16550_CLK (CONFIG_83XX_CLKIN * 5)
563 #define CONFIG_SYS_HRCW_HIGH_BASE (\
565 HRCWH_PCI1_ARBITER_ENABLE |\
567 HRCWH_BOOTSEQ_DISABLE |\
568 HRCWH_SW_WATCHDOG_DISABLE |\
569 HRCWH_TSEC1M_IN_RGMII |\
570 HRCWH_TSEC2M_IN_RGMII |\
574 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
575 HRCWH_FROM_0XFFF00100 |\
576 HRCWH_ROM_LOC_NAND_SP_8BIT |\
579 #define CONFIG_SYS_HRCW_HIGH (CONFIG_SYS_HRCW_HIGH_BASE |\
580 HRCWH_FROM_0X00000100 |\
581 HRCWH_ROM_LOC_LOCAL_16BIT |\
585 /* System IO Config */
586 #define CONFIG_SYS_SICRH (SICRH_TSOBI1 | SICRH_TSOBI2) /* RGMII */
587 /* Enable Internal USB Phy and GPIO on LCD Connector */
588 #define CONFIG_SYS_SICRL (SICRL_USBDR_10 | SICRL_LBC)
590 #define CONFIG_SYS_HID0_INIT 0x000000000
591 #define CONFIG_SYS_HID0_FINAL (HID0_ENABLE_MACHINE_CHECK | \
592 HID0_ENABLE_INSTRUCTION_CACHE | \
593 HID0_ENABLE_DYNAMIC_POWER_MANAGMENT)
595 #define CONFIG_SYS_HID2 HID2_HBE
597 #define CONFIG_HIGH_BATS 1 /* High BATs supported */
599 /* DDR @ 0x00000000 */
600 #define CONFIG_SYS_IBAT0L (CONFIG_SYS_SDRAM_BASE | BATL_PP_RW)
601 #define CONFIG_SYS_IBAT0U (CONFIG_SYS_SDRAM_BASE \
606 /* PCI @ 0x80000000 */
607 #define CONFIG_SYS_IBAT1L (CONFIG_SYS_PCI1_MEM_BASE | BATL_PP_RW)
608 #define CONFIG_SYS_IBAT1U (CONFIG_SYS_PCI1_MEM_BASE \
612 #define CONFIG_SYS_IBAT2L (CONFIG_SYS_PCI1_MMIO_BASE \
614 | BATL_CACHEINHIBIT \
615 | BATL_GUARDEDSTORAGE)
616 #define CONFIG_SYS_IBAT2U (CONFIG_SYS_PCI1_MMIO_BASE \
621 /* PCI2 not supported on 8313 */
622 #define CONFIG_SYS_IBAT3L (0)
623 #define CONFIG_SYS_IBAT3U (0)
624 #define CONFIG_SYS_IBAT4L (0)
625 #define CONFIG_SYS_IBAT4U (0)
627 /* IMMRBAR @ 0xE0000000, PCI IO @ 0xE2000000 & BCSR @ 0xE2400000 */
628 #define CONFIG_SYS_IBAT5L (CONFIG_SYS_IMMR \
630 | BATL_CACHEINHIBIT \
631 | BATL_GUARDEDSTORAGE)
632 #define CONFIG_SYS_IBAT5U (CONFIG_SYS_IMMR \
637 /* SDRAM @ 0xF0000000, stack in DCACHE 0xFDF00000 & FLASH @ 0xFE000000 */
638 #define CONFIG_SYS_IBAT6L (0xF0000000 | BATL_PP_RW | BATL_GUARDEDSTORAGE)
639 #define CONFIG_SYS_IBAT6U (0xF0000000 | BATU_BL_256M | BATU_VS | BATU_VP)
641 #define CONFIG_SYS_IBAT7L (0)
642 #define CONFIG_SYS_IBAT7U (0)
644 #define CONFIG_SYS_DBAT0L CONFIG_SYS_IBAT0L
645 #define CONFIG_SYS_DBAT0U CONFIG_SYS_IBAT0U
646 #define CONFIG_SYS_DBAT1L CONFIG_SYS_IBAT1L
647 #define CONFIG_SYS_DBAT1U CONFIG_SYS_IBAT1U
648 #define CONFIG_SYS_DBAT2L CONFIG_SYS_IBAT2L
649 #define CONFIG_SYS_DBAT2U CONFIG_SYS_IBAT2U
650 #define CONFIG_SYS_DBAT3L CONFIG_SYS_IBAT3L
651 #define CONFIG_SYS_DBAT3U CONFIG_SYS_IBAT3U
652 #define CONFIG_SYS_DBAT4L CONFIG_SYS_IBAT4L
653 #define CONFIG_SYS_DBAT4U CONFIG_SYS_IBAT4U
654 #define CONFIG_SYS_DBAT5L CONFIG_SYS_IBAT5L
655 #define CONFIG_SYS_DBAT5U CONFIG_SYS_IBAT5U
656 #define CONFIG_SYS_DBAT6L CONFIG_SYS_IBAT6L
657 #define CONFIG_SYS_DBAT6U CONFIG_SYS_IBAT6U
658 #define CONFIG_SYS_DBAT7L CONFIG_SYS_IBAT7L
659 #define CONFIG_SYS_DBAT7U CONFIG_SYS_IBAT7U
662 * Environment Configuration
664 #define CONFIG_ENV_OVERWRITE
666 #define CONFIG_NETDEV "eth1"
668 #define CONFIG_HOSTNAME mpc8313erdb
669 #define CONFIG_ROOTPATH "/nfs/root/path"
670 #define CONFIG_BOOTFILE "uImage"
671 /* U-Boot image on TFTP server */
672 #define CONFIG_UBOOTPATH "u-boot.bin"
673 #define CONFIG_FDTFILE "mpc8313erdb.dtb"
675 /* default location for tftp and bootm */
676 #define CONFIG_LOADADDR 800000
677 #define CONFIG_BOOTDELAY 6 /* -1 disables auto-boot */
678 #define CONFIG_BAUDRATE 115200
680 #define CONFIG_EXTRA_ENV_SETTINGS \
681 "netdev=" CONFIG_NETDEV "\0" \
683 "uboot=" CONFIG_UBOOTPATH "\0" \
684 "tftpflash=tftpboot $loadaddr $uboot; " \
685 "protect off " __stringify(CONFIG_SYS_TEXT_BASE) \
687 "erase " __stringify(CONFIG_SYS_TEXT_BASE) \
689 "cp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
691 "protect on " __stringify(CONFIG_SYS_TEXT_BASE) \
693 "cmp.b $loadaddr " __stringify(CONFIG_SYS_TEXT_BASE) \
696 "fdtfile=" CONFIG_FDTFILE "\0" \
698 "setbootargs=setenv bootargs " \
699 "root=$rootdev rw console=$console,$baudrate $othbootargs\0" \
700 "setipargs=setenv bootargs nfsroot=$serverip:$rootpath " \
701 "ip=$ipaddr:$serverip:$gatewayip:$netmask:$hostname:"\
703 "root=$rootdev rw console=$console,$baudrate $othbootargs\0"
705 #define CONFIG_NFSBOOTCOMMAND \
706 "setenv rootdev /dev/nfs;" \
709 "tftp $loadaddr $bootfile;" \
710 "tftp $fdtaddr $fdtfile;" \
711 "bootm $loadaddr - $fdtaddr"
713 #define CONFIG_RAMBOOTCOMMAND \
714 "setenv rootdev /dev/ram;" \
716 "tftp $ramdiskaddr $ramdiskfile;" \
717 "tftp $loadaddr $bootfile;" \
718 "tftp $fdtaddr $fdtfile;" \
719 "bootm $loadaddr $ramdiskaddr $fdtaddr"
721 #endif /* __CONFIG_H */