3 * Stuart Hughes <stuarth@lineo.com>
4 * This file is based on similar values for other boards found in other
5 * U-Boot config files, and some that I found in the mpc8260ads manual.
7 * Note: my board is a PILOT rev.
8 * Note: the mpc8260ads doesn't come with a proper Ethernet MAC address.
10 * (C) Copyright 2003-2004 Arabella Software Ltd.
11 * Yuli Barcohen <yuli@arabellasw.com>
12 * Added support for SDRAM DIMMs SPD EEPROM, MII, JFFS2.
13 * Ported to PQ2FADS-ZU and PQ2FADS-VR boards.
14 * Ported to MPC8272ADS board.
16 * Copyright (c) 2005 MontaVista Software, Inc.
17 * Vitaly Bordug <vbordug@ru.mvista.com>
18 * Added support for PCI bridge on MPC8272ADS
20 * See file CREDITS for list of people who contributed to this
23 * This program is free software; you can redistribute it and/or
24 * modify it under the terms of the GNU General Public License as
25 * published by the Free Software Foundation; either version 2 of
26 * the License, or (at your option) any later version.
28 * This program is distributed in the hope that it will be useful,
29 * but WITHOUT ANY WARRANTY; without even the implied warranty of
30 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
31 * GNU General Public License for more details.
33 * You should have received a copy of the GNU General Public License
34 * along with this program; if not, write to the Free Software
35 * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
43 * High Level Configuration Options
47 #define CONFIG_MPC8260ADS 1 /* Motorola PQ2 ADS family board */
49 #define CONFIG_CPM2 1 /* Has a CPM2 */
52 * Figure out if we are booting low via flash HRCW or high via the BCSR.
54 #if (TEXT_BASE != 0xFFF00000) /* Boot low (flash HRCW) */
55 # define CFG_LOWBOOT 1
59 #define CFG_8260ADS 1 /* MPC8260ADS */
60 #define CFG_8266ADS 2 /* MPC8266ADS */
61 #define CFG_PQ2FADS 3 /* PQ2FADS-ZU or PQ2FADS-VR */
62 #define CFG_8272ADS 4 /* MPC8272ADS */
64 #ifndef CONFIG_ADSTYPE
65 #define CONFIG_ADSTYPE CFG_8260ADS
66 #endif /* CONFIG_ADSTYPE */
68 #if CONFIG_ADSTYPE == CFG_8272ADS
69 #define CONFIG_MPC8272 1
71 #define CONFIG_MPC8260 1
72 #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
74 #define CONFIG_BOARD_EARLY_INIT_F 1 /* Call board_early_init_f */
76 /* allow serial and ethaddr to be overwritten */
77 #define CONFIG_ENV_OVERWRITE
80 * select serial console configuration
82 * if either CONFIG_CONS_ON_SMC or CONFIG_CONS_ON_SCC is selected, then
83 * CONFIG_CONS_INDEX must be set to the channel number (1-2 for SMC, 1-4
86 * if CONFIG_CONS_NONE is defined, then the serial console routines must
87 * defined elsewhere (for example, on the cogent platform, there are serial
88 * ports on the motherboard which are used for the serial console - see
89 * cogent/cma101/serial.[ch]).
91 #undef CONFIG_CONS_ON_SMC /* define if console on SMC */
92 #define CONFIG_CONS_ON_SCC /* define if console on SCC */
93 #undef CONFIG_CONS_NONE /* define if console on something else */
94 #define CONFIG_CONS_INDEX 1 /* which serial channel for console */
97 * select ethernet configuration
99 * if either CONFIG_ETHER_ON_SCC or CONFIG_ETHER_ON_FCC is selected, then
100 * CONFIG_ETHER_INDEX must be set to the channel number (1-4 for SCC, 1-3
103 * if CONFIG_ETHER_NONE is defined, then either the ethernet routines must be
104 * defined elsewhere (as for the console), or CONFIG_CMD_NET must be unset.
106 #undef CONFIG_ETHER_ON_SCC /* define if ether on SCC */
107 #define CONFIG_ETHER_ON_FCC /* define if ether on FCC */
108 #undef CONFIG_ETHER_NONE /* define if ether on something else */
110 #ifdef CONFIG_ETHER_ON_FCC
112 #define CONFIG_ETHER_INDEX 2 /* which SCC/FCC channel for ethernet */
114 #if CONFIG_ETHER_INDEX == 1
116 # define CFG_PHY_ADDR 0
117 # define CFG_CMXFCR_VALUE (CMXFCR_RF1CS_CLK11 | CMXFCR_TF1CS_CLK10)
118 # define CFG_CMXFCR_MASK (CMXFCR_FC1 | CMXFCR_RF1CS_MSK | CMXFCR_TF1CS_MSK)
120 #elif CONFIG_ETHER_INDEX == 2
122 #if CONFIG_ADSTYPE == CFG_8272ADS /* RxCLK is CLK15, TxCLK is CLK16 */
123 # define CFG_PHY_ADDR 3
124 # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK15 | CMXFCR_TF2CS_CLK16)
125 #else /* RxCLK is CLK13, TxCLK is CLK14 */
126 # define CFG_PHY_ADDR 0
127 # define CFG_CMXFCR_VALUE (CMXFCR_RF2CS_CLK13 | CMXFCR_TF2CS_CLK14)
128 #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
130 # define CFG_CMXFCR_MASK (CMXFCR_FC2 | CMXFCR_RF2CS_MSK | CMXFCR_TF2CS_MSK)
132 #endif /* CONFIG_ETHER_INDEX */
134 #define CFG_CPMFCR_RAMTYPE 0 /* BDs and buffers on 60x bus */
135 #define CFG_FCC_PSMR (FCC_PSMR_FDE | FCC_PSMR_LPB) /* Full duplex */
137 #define CONFIG_MII /* MII PHY management */
138 #define CONFIG_BITBANGMII /* bit-bang MII PHY management */
140 * GPIO pins used for bit-banged MII communications
142 #define MDIO_PORT 2 /* Port C */
144 #if CONFIG_ADSTYPE == CFG_8272ADS
145 #define CFG_MDIO_PIN 0x00002000 /* PC18 */
146 #define CFG_MDC_PIN 0x00001000 /* PC19 */
148 #define CFG_MDIO_PIN 0x00400000 /* PC9 */
149 #define CFG_MDC_PIN 0x00200000 /* PC10 */
150 #endif /* CONFIG_ADSTYPE == CFG_8272ADS */
152 #define MDIO_ACTIVE (iop->pdir |= CFG_MDIO_PIN)
153 #define MDIO_TRISTATE (iop->pdir &= ~CFG_MDIO_PIN)
154 #define MDIO_READ ((iop->pdat & CFG_MDIO_PIN) != 0)
156 #define MDIO(bit) if(bit) iop->pdat |= CFG_MDIO_PIN; \
157 else iop->pdat &= ~CFG_MDIO_PIN
159 #define MDC(bit) if(bit) iop->pdat |= CFG_MDC_PIN; \
160 else iop->pdat &= ~CFG_MDC_PIN
162 #define MIIDELAY udelay(1)
164 #endif /* CONFIG_ETHER_ON_FCC */
166 #if CONFIG_ADSTYPE >= CFG_PQ2FADS
167 #undef CONFIG_SPD_EEPROM /* On new boards, SDRAM is soldered */
169 #define CONFIG_HARD_I2C 1 /* To enable I2C support */
170 #define CFG_I2C_SPEED 100000 /* I2C speed and slave address */
171 #define CFG_I2C_SLAVE 0x7F
173 #if defined(CONFIG_SPD_EEPROM) && !defined(CONFIG_SPD_ADDR)
174 #define CONFIG_SPD_ADDR 0x50
176 #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
179 #ifdef CONFIG_MPC8272
181 #define CONFIG_PCI_PNP
182 #define CONFIG_PCI_BOOTDELAY 0
183 #define CONFIG_PCI_SCAN_SHOW
186 #ifndef CONFIG_SDRAM_PBI
187 #define CONFIG_SDRAM_PBI 0 /* By default, use bank-based interleaving */
190 #ifndef CONFIG_8260_CLKIN
191 #if CONFIG_ADSTYPE >= CFG_PQ2FADS
192 #define CONFIG_8260_CLKIN 100000000 /* in Hz */
194 #define CONFIG_8260_CLKIN 66000000 /* in Hz */
198 #define CONFIG_BAUDRATE 115200
200 #define CONFIG_OF_LIBFDT 1
201 #define CONFIG_OF_BOARD_SETUP 1
202 #if defined(CONFIG_OF_LIBFDT)
203 #define OF_CPU "cpu@0"
204 #define OF_TBCLK (bd->bi_busfreq / 4)
210 #define CONFIG_BOOTP_BOOTFILESIZE
211 #define CONFIG_BOOTP_BOOTPATH
212 #define CONFIG_BOOTP_GATEWAY
213 #define CONFIG_BOOTP_HOSTNAME
217 * Command line configuration.
219 #include <config_cmd_default.h>
221 #define CONFIG_CMD_ASKENV
222 #define CONFIG_CMD_CACHE
223 #define CONFIG_CMD_CDP
224 #define CONFIG_CMD_DHCP
225 #define CONFIG_CMD_DIAG
226 #define CONFIG_CMD_I2C
227 #define CONFIG_CMD_IMMAP
228 #define CONFIG_CMD_IRQ
229 #define CONFIG_CMD_JFFS2
230 #define CONFIG_CMD_MII
231 #define CONFIG_CMD_PCI
232 #define CONFIG_CMD_PING
233 #define CONFIG_CMD_PORTIO
234 #define CONFIG_CMD_REGINFO
235 #define CONFIG_CMD_SAVES
236 #define CONFIG_CMD_SDRAM
238 #undef CONFIG_CMD_XIMG
240 #if CONFIG_ADSTYPE == CFG_8272ADS
241 #undef CONFIG_CMD_SDRAM
242 #undef CONFIG_CMD_I2C
244 #elif CONFIG_ADSTYPE >= CFG_PQ2FADS
245 #undef CONFIG_CMD_SDRAM
246 #undef CONFIG_CMD_I2C
247 #undef CONFIG_CMD_PCI
250 #undef CONFIG_CMD_PCI
252 #endif /* CONFIG_ADSTYPE >= CFG_PQ2FADS */
255 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
256 #define CONFIG_BOOTCOMMAND "bootm fff80000" /* autoboot command */
257 #define CONFIG_BOOTARGS "root=/dev/mtdblock2"
259 #if defined(CONFIG_CMD_KGDB)
260 #undef CONFIG_KGDB_ON_SMC /* define if kgdb on SMC */
261 #define CONFIG_KGDB_ON_SCC /* define if kgdb on SCC */
262 #undef CONFIG_KGDB_NONE /* define if kgdb on something else */
263 #define CONFIG_KGDB_INDEX 2 /* which serial channel for kgdb */
264 #define CONFIG_KGDB_BAUDRATE 115200 /* speed to run kgdb serial port at */
267 #define CONFIG_BZIP2 /* include support for bzip2 compressed images */
268 #undef CONFIG_WATCHDOG /* disable platform specific watchdog */
271 * Miscellaneous configurable options
273 #define CFG_HUSH_PARSER
274 #define CFG_PROMPT_HUSH_PS2 "> "
275 #define CFG_LONGHELP /* undef to save memory */
276 #define CFG_PROMPT "=> " /* Monitor Command Prompt */
277 #if defined(CONFIG_CMD_KGDB)
278 #define CFG_CBSIZE 1024 /* Console I/O Buffer Size */
280 #define CFG_CBSIZE 256 /* Console I/O Buffer Size */
282 #define CFG_PBSIZE (CFG_CBSIZE+sizeof(CFG_PROMPT)+16) /* Print Buffer Size */
283 #define CFG_MAXARGS 16 /* max number of command args */
284 #define CFG_BARGSIZE CFG_CBSIZE /* Boot Argument Buffer Size */
286 #define CFG_MEMTEST_START 0x00100000 /* memtest works on */
287 #define CFG_MEMTEST_END 0x00f00000 /* 1 ... 15 MB in DRAM */
289 #define CFG_LOAD_ADDR 0x400000 /* default load address */
291 #define CFG_HZ 1000 /* decrementer freq: 1 ms ticks */
293 #define CFG_BAUDRATE_TABLE { 9600, 19200, 38400, 57600, 115200, 230400 }
295 #define CFG_FLASH_BASE 0xff800000
296 #define CFG_MAX_FLASH_BANKS 1 /* max num of memory banks */
297 #define CFG_MAX_FLASH_SECT 32 /* max num of sects on one chip */
298 #define CFG_FLASH_SIZE 8
299 #define CFG_FLASH_ERASE_TOUT 8000 /* Timeout for Flash Erase (in ms) */
300 #define CFG_FLASH_WRITE_TOUT 5 /* Timeout for Flash Write (in ms) */
301 #define CFG_FLASH_LOCK_TOUT 5 /* Timeout for Flash Set Lock Bit (in ms) */
302 #define CFG_FLASH_UNLOCK_TOUT 10000 /* Timeout for Flash Clear Lock Bits (in ms) */
303 #define CFG_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
308 * Note: fake mtd_id used, no linux mtd map file
310 #define MTDIDS_DEFAULT "nor0=mpc8260ads-0"
311 #define MTDPARTS_DEFAULT "mtdparts=mpc8260ads-0:-@1m(jffs2)"
312 #define CFG_JFFS2_SORT_FRAGMENTS
314 /* this is stuff came out of the Motorola docs */
316 #define CFG_DEFAULT_IMMR 0x0F010000
319 #define CFG_IMMR 0xF0000000
320 #define CFG_BCSR 0xF4500000
321 #if CONFIG_ADSTYPE == CFG_8272ADS
322 #define CFG_PCI_INT 0xF8200000
324 #define CFG_SDRAM_BASE 0x00000000
325 #define CFG_LSDRAM_BASE 0xFD000000
327 #define RS232EN_1 0x02000002
328 #define RS232EN_2 0x01000001
329 #define FETHIEN1 0x08000008
330 #define FETH1_RST 0x04000004
331 #define FETHIEN2 0x10000000
332 #define FETH2_RST 0x08000000
333 #define BCSR_PCI_MODE 0x01000000
335 #define CFG_INIT_RAM_ADDR CFG_IMMR
336 #define CFG_INIT_RAM_END 0x2000 /* End of used area in DPRAM */
337 #define CFG_GBL_DATA_SIZE 128 /* size in bytes reserved for initial data */
338 #define CFG_GBL_DATA_OFFSET (CFG_INIT_RAM_END - CFG_GBL_DATA_SIZE)
339 #define CFG_INIT_SP_OFFSET CFG_GBL_DATA_OFFSET
342 /* PQ2FADS flash HRCW = 0x0EB4B645 */
343 #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
344 ( HRCW_L2CPC10 | HRCW_DPPC11 | HRCW_ISB100 ) |\
345 ( HRCW_BMS | HRCW_MMR11 | HRCW_LBPC01 | HRCW_APPC10 ) |\
346 ( HRCW_CS10PC01 | HRCW_MODCK_H0101 ) \
349 /* PQ2FADS BCSR HRCW = 0x0CB23645 */
350 #define CFG_HRCW_MASTER ( ( HRCW_BPS11 | HRCW_CIP ) |\
351 ( HRCW_L2CPC10 | HRCW_DPPC10 | HRCW_ISB010 ) |\
352 ( HRCW_BMS | HRCW_APPC10 ) |\
353 ( HRCW_MODCK_H0101 ) \
357 #define CFG_HRCW_SLAVE1 0
358 #define CFG_HRCW_SLAVE2 0
359 #define CFG_HRCW_SLAVE3 0
360 #define CFG_HRCW_SLAVE4 0
361 #define CFG_HRCW_SLAVE5 0
362 #define CFG_HRCW_SLAVE6 0
363 #define CFG_HRCW_SLAVE7 0
365 #define BOOTFLAG_COLD 0x01 /* Normal Power-On: Boot from FLASH */
366 #define BOOTFLAG_WARM 0x02 /* Software reboot */
368 #define CFG_MONITOR_BASE TEXT_BASE
369 #if (CFG_MONITOR_BASE < CFG_FLASH_BASE)
373 #define CFG_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
374 #define CFG_BOOTMAPSZ (8 << 20) /* Initial Memory map for Linux */
377 #define CFG_MALLOC_LEN (4096 << 10) /* Reserve 4 MB for malloc() */
379 #define CFG_MALLOC_LEN (128 << 10) /* Reserve 128 KB for malloc() */
380 #endif /* CONFIG_BZIP2 */
383 # define CONFIG_ENV_IS_IN_FLASH 1
384 # define CONFIG_ENV_SECT_SIZE 0x40000
385 # define CONFIG_ENV_ADDR (CFG_MONITOR_BASE + CONFIG_ENV_SECT_SIZE)
387 # define CONFIG_ENV_IS_IN_NVRAM 1
388 # define CONFIG_ENV_ADDR (CFG_MONITOR_BASE - 0x1000)
389 # define CONFIG_ENV_SIZE 0x200
390 #endif /* CFG_RAMBOOT */
392 #define CFG_CACHELINE_SIZE 32 /* For MPC8260 CPU */
393 #if defined(CONFIG_CMD_KGDB)
394 # define CFG_CACHELINE_SHIFT 5 /* log base 2 of the above value */
397 #define CFG_HID0_INIT 0
398 #define CFG_HID0_FINAL (HID0_ICE | HID0_IFEM | HID0_ABE )
402 #define CFG_SYPCR 0xFFFFFFC3
403 #define CFG_BCR 0x100C0000
404 #define CFG_SIUMCR 0x0A200000
405 #define CFG_SCCR SCCR_DFBRG01
406 #define CFG_BR0_PRELIM (CFG_FLASH_BASE | 0x00001801)
407 #define CFG_OR0_PRELIM 0xFF800876
408 #define CFG_BR1_PRELIM (CFG_BCSR | 0x00001801)
409 #define CFG_OR1_PRELIM 0xFFFF8010
411 /*We need to configure chip select to use CPLD PCI IC on MPC8272ADS*/
413 #if CONFIG_ADSTYPE == CFG_8272ADS
414 #define CFG_BR3_PRELIM (CFG_PCI_INT | 0x1801) /* PCI interrupt controller */
415 #define CFG_OR3_PRELIM 0xFFFF8010
418 #define CFG_RMR RMR_CSRE
419 #define CFG_TMCNTSC (TMCNTSC_SEC|TMCNTSC_ALR|TMCNTSC_TCF|TMCNTSC_TCE)
420 #define CFG_PISCR (PISCR_PS|PISCR_PTF|PISCR_PTE)
423 #if (CONFIG_ADSTYPE == CFG_8266ADS) || (CONFIG_ADSTYPE == CFG_8272ADS)
424 #undef CFG_LSDRAM_BASE /* No local bus SDRAM on these boards */
425 #endif /* CONFIG_ADSTYPE == CFG_8266ADS */
427 #if CONFIG_ADSTYPE == CFG_PQ2FADS
428 #define CFG_OR2 0xFE002EC0
429 #define CFG_PSDMR 0x824B36A3
430 #define CFG_PSRT 0x13
431 #define CFG_LSDMR 0x828737A3
432 #define CFG_LSRT 0x13
433 #define CFG_MPTPR 0x2800
434 #elif CONFIG_ADSTYPE == CFG_8272ADS
435 #define CFG_OR2 0xFC002CC0
436 #define CFG_PSDMR 0x834E24A3
437 #define CFG_PSRT 0x13
438 #define CFG_MPTPR 0x2800
440 #define CFG_OR2 0xFF000CA0
441 #define CFG_PSDMR 0x016EB452
442 #define CFG_PSRT 0x21
443 #define CFG_LSDMR 0x0086A522
444 #define CFG_LSRT 0x21
445 #define CFG_MPTPR 0x1900
446 #endif /* CONFIG_ADSTYPE == CFG_PQ2FADS */
448 #define CFG_RESET_ADDRESS 0x04400000
450 #if CONFIG_ADSTYPE == CFG_8272ADS
452 /* PCI Memory map (if different from default map */
453 #define CFG_PCI_SLV_MEM_LOCAL CFG_SDRAM_BASE /* Local base */
454 #define CFG_PCI_SLV_MEM_BUS 0x00000000 /* PCI base */
455 #define CFG_PICMR0_MASK_ATTRIB (PICMR_MASK_512MB | PICMR_ENABLE | \
459 * These are the windows that allow the CPU to access PCI address space.
460 * All three PCI master windows, which allow the CPU to access PCI
461 * prefetch, non prefetch, and IO space (see below), must all fit within
466 * Master window that allows the CPU to access PCI Memory (prefetch).
467 * This window will be setup with the second set of Outbound ATU registers
471 #define CFG_PCI_MSTR_MEM_LOCAL 0x80000000 /* Local base */
472 #define CFG_PCI_MSTR_MEM_BUS 0x80000000 /* PCI base */
473 #define CFG_CPU_PCI_MEM_START PCI_MSTR_MEM_LOCAL
474 #define CFG_PCI_MSTR_MEM_SIZE 0x20000000 /* 512MB */
475 #define CFG_POCMR0_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE | POCMR_PREFETCH_EN)
478 * Master window that allows the CPU to access PCI Memory (non-prefetch).
479 * This window will be setup with the second set of Outbound ATU registers
483 #define CFG_PCI_MSTR_MEMIO_LOCAL 0xA0000000 /* Local base */
484 #define CFG_PCI_MSTR_MEMIO_BUS 0xA0000000 /* PCI base */
485 #define CFG_CPU_PCI_MEMIO_START PCI_MSTR_MEMIO_LOCAL
486 #define CFG_PCI_MSTR_MEMIO_SIZE 0x20000000 /* 512MB */
487 #define CFG_POCMR1_MASK_ATTRIB (POCMR_MASK_512MB | POCMR_ENABLE)
490 * Master window that allows the CPU to access PCI IO space.
491 * This window will be setup with the first set of Outbound ATU registers
495 #define CFG_PCI_MSTR_IO_LOCAL 0xF6000000 /* Local base */
496 #define CFG_PCI_MSTR_IO_BUS 0x00000000 /* PCI base */
497 #define CFG_CPU_PCI_IO_START PCI_MSTR_IO_LOCAL
498 #define CFG_PCI_MSTR_IO_SIZE 0x02000000 /* 64MB */
499 #define CFG_POCMR2_MASK_ATTRIB (POCMR_MASK_32MB | POCMR_ENABLE | POCMR_PCI_IO)
502 /* PCIBR0 - for PCI IO*/
503 #define CFG_PCI_MSTR0_LOCAL CFG_PCI_MSTR_IO_LOCAL /* Local base */
504 #define CFG_PCIMSK0_MASK ~(CFG_PCI_MSTR_IO_SIZE - 1U) /* Size of window */
505 /* PCIBR1 - prefetch and non-prefetch regions joined together */
506 #define CFG_PCI_MSTR1_LOCAL CFG_PCI_MSTR_MEM_LOCAL
507 #define CFG_PCIMSK1_MASK ~(CFG_PCI_MSTR_MEM_SIZE + CFG_PCI_MSTR_MEMIO_SIZE - 1U)
509 #endif /* CONFIG_ADSTYPE == CONFIG_8272ADS*/
511 #if CONFIG_ADSTYPE == CFG_8272ADS
512 #define CONFIG_HAS_ETH1
515 #endif /* __CONFIG_H */