3 * Frank Gottschling, ELTEC Elektronik AG, fgottschling@eltec.de
6 * Wolfgang Denk, DENX Software Engineering, wd@denx.de.
8 * Configuation settings for the miniHiPerCam.
10 * -----------------------------------------------------------------
11 * SPDX-License-Identifier: GPL-2.0+
15 * board/config.h - configuration options, board specific
22 * High Level Configuration Options
25 #define CONFIG_MPC823 1 /* This is a MPC823 CPU */
26 #define CONFIG_MHPC 1 /* on a miniHiPerCam */
27 #define CONFIG_BOARD_EARLY_INIT_F 1 /* do special hardware init. */
28 #define CONFIG_MISC_INIT_R 1
30 #define CONFIG_SYS_TEXT_BASE 0xfe000000
32 #define CONFIG_8xx_GCLK_FREQ MPC8XX_SPEED
33 #undef CONFIG_8xx_CONS_SMC1
34 #define CONFIG_8xx_CONS_SMC2 1 /* Console is on SMC2 */
35 #undef CONFIG_8xx_CONS_NONE
36 #define CONFIG_BAUDRATE 9600
37 #define CONFIG_BOOTDELAY 5 /* autoboot after 5 seconds */
39 #define CONFIG_CLOCKS_IN_MHZ 1 /* clocks passsed to Linux in MHz */
41 #define CONFIG_ENV_OVERWRITE 1
42 #define CONFIG_ETHADDR 00:00:5b:ee:de:ad
44 #undef CONFIG_BOOTARGS
45 #define CONFIG_BOOTCOMMAND \
47 "setenv bootargs root=/dev/nfs rw nfsroot=${serverip}:${rootpath} " \
48 "ip=${ipaddr}:${serverip}:${gatewayip}:${netmask}:${hostname}::off;" \
51 #define CONFIG_LOADS_ECHO 1 /* echo on for serial download */
52 #undef CONFIG_SYS_LOADS_BAUD_CHANGE /* don't allow baudrate change */
54 #undef CONFIG_WATCHDOG /* watchdog disabled */
55 #define CONFIG_RTC_MPC8xx /* use internal RTC of MPC8xx */
57 #undef CONFIG_UCODE_PATCH
59 /* enable I2C and select the hardware/software driver */
60 #define CONFIG_SYS_I2C
61 #define CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
62 #define CONFIG_SYS_I2C_SOFT_SPEED 50000
63 #define CONFIG_SYS_I2C_SOFT_SLAVE 0xFE
65 * Software (bit-bang) I2C driver configuration
67 #define PB_SCL 0x00000020 /* PB 26 */
68 #define PB_SDA 0x00000010 /* PB 27 */
70 #define I2C_INIT (immr->im_cpm.cp_pbdir |= PB_SCL)
71 #define I2C_ACTIVE (immr->im_cpm.cp_pbdir |= PB_SDA)
72 #define I2C_TRISTATE (immr->im_cpm.cp_pbdir &= ~PB_SDA)
73 #define I2C_READ ((immr->im_cpm.cp_pbdat & PB_SDA) != 0)
74 #define I2C_SDA(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SDA; \
75 else immr->im_cpm.cp_pbdat &= ~PB_SDA
76 #define I2C_SCL(bit) if(bit) immr->im_cpm.cp_pbdat |= PB_SCL; \
77 else immr->im_cpm.cp_pbdat &= ~PB_SCL
78 #define I2C_DELAY udelay(5) /* 1/4 I2C clock duration */
80 #define CONFIG_SYS_I2C_EEPROM_ADDR 0x50 /* EEPROM X24C04 */
81 #define CONFIG_SYS_I2C_EEPROM_ADDR_LEN 1 /* bytes of address */
82 /* mask of address bits that overflow into the "EEPROM chip address" */
83 #define CONFIG_SYS_I2C_EEPROM_ADDR_OVERFLOW 0x07
84 #define CONFIG_SYS_EEPROM_PAGE_WRITE_BITS 3
85 #define CONFIG_SYS_EEPROM_PAGE_WRITE_DELAY_MS 10
87 #define LCD_VIDEO_ADDR (SDRAM_MAX_SIZE-SDRAM_RES_SIZE)
88 #define LCD_VIDEO_SIZE SDRAM_RES_SIZE /* 2MB */
89 #define LCD_VIDEO_COLS 640
90 #define LCD_VIDEO_ROWS 480
91 #define LCD_VIDEO_FG 255
92 #define LCD_VIDEO_BG 0
94 #undef CONFIG_VIDEO /* test only ! s.a devices.c and 8xx */
95 #define CONFIG_CFB_CONSOLE /* framebuffer console with std input */
96 #define CONFIG_VIDEO_LOGO
98 #define VIDEO_KBD_INIT_FCT 0 /* no KBD dev on MHPC - use serial */
99 #define VIDEO_TSTC_FCT serial_tstc
100 #define VIDEO_GETC_FCT serial_getc
102 #define CONFIG_BR0_WORKAROUND 1
106 * Command line configuration.
108 #include <config_cmd_default.h>
110 #define CONFIG_CMD_DATE
111 #define CONFIG_CMD_EEPROM
112 #define CONFIG_CMD_ELF
113 #define CONFIG_CMD_I2C
114 #define CONFIG_CMD_JFFS2
115 #define CONFIG_CMD_REGINFO
121 #define CONFIG_BOOTP_SUBNETMASK
122 #define CONFIG_BOOTP_GATEWAY
123 #define CONFIG_BOOTP_HOSTNAME
124 #define CONFIG_BOOTP_BOOTPATH
125 #define CONFIG_BOOTP_BOOTFILESIZE
129 * Miscellaneous configurable options
131 #define CONFIG_SYS_LONGHELP /* undef to save memory */
132 #define CONFIG_SYS_PROMPT "=> " /* Monitor Command Prompt */
133 #if defined(CONFIG_CMD_KGDB)
134 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
136 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
138 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
139 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
140 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
142 #define CONFIG_SYS_MEMTEST_START 0x0400000 /* memtest works on */
143 #define CONFIG_SYS_MEMTEST_END 0x0C00000 /* 4 ... 12 MB in DRAM */
145 #define CONFIG_SYS_LOAD_ADDR 0x300000 /* default load address */
147 #define CONFIG_SYS_HZ 1000 /* decrementer freq: 1 ms ticks */
150 * Low Level Configuration Settings
151 * (address mappings, register initial values, etc.)
152 * You should know what you are doing if you make changes here.
155 /*-----------------------------------------------------------------------
156 * Physical memory map
158 #define CONFIG_SYS_IMMR 0xFFF00000 /* Internal Memory Mapped Register*/
160 /*-----------------------------------------------------------------------
161 * Definitions for initial stack pointer and data area (in DPRAM)
163 #define CONFIG_SYS_INIT_RAM_ADDR CONFIG_SYS_IMMR
164 #define CONFIG_SYS_INIT_RAM_SIZE 0x2F00 /* Size of used area in DPRAM */
165 #define CONFIG_SYS_GBL_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE)
166 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
168 /*-----------------------------------------------------------------------
169 * Start addresses for the final memory configuration
170 * (Set up by the startup code)
171 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
173 #define CONFIG_SYS_SDRAM_BASE 0x00000000
174 #define CONFIG_SYS_FLASH_BASE 0xfe000000
176 #define CONFIG_SYS_MONITOR_LEN 0x40000 /* Reserve 256 kB for Monitor */
177 #undef CONFIG_SYS_MONITOR_BASE /* to run U-Boot from RAM */
178 #define CONFIG_SYS_MONITOR_BASE CONFIG_SYS_FLASH_BASE
179 #define CONFIG_SYS_MALLOC_LEN (128 << 10) /* Reserve 128 kB for malloc() */
185 /* No command line, one static partition, whole device */
186 #undef CONFIG_CMD_MTDPARTS
187 #define CONFIG_JFFS2_DEV "nor0"
188 #define CONFIG_JFFS2_PART_SIZE 0xFFFFFFFF
189 #define CONFIG_JFFS2_PART_OFFSET 0x00000000
191 /* mtdparts command line support */
192 /* Note: fake mtd_id used, no linux mtd map file */
194 #define CONFIG_CMD_MTDPARTS
195 #define MTDIDS_DEFAULT "nor0=mhpc-0"
196 #define MTDPARTS_DEFAULT "mtdparts=mhpc-0:-(jffs2)"
200 * For booting Linux, the board info and command line data
201 * have to be in the first 8 MB of memory, since this is
202 * the maximum mapped by the Linux kernel during initialization.
204 #define CONFIG_SYS_BOOTMAPSZ (8 << 20) /* Initial Memory map- for Linux */
206 /*-----------------------------------------------------------------------
209 #define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
210 #define CONFIG_SYS_MAX_FLASH_SECT 64 /* max number of sectors on one chip */
212 #define CONFIG_SYS_FLASH_ERASE_TOUT 120000 /* Timeout for Flash Erase (in ms) */
213 #define CONFIG_SYS_FLASH_WRITE_TOUT 500 /* Timeout for Flash Write (in ms) */
214 #define CONFIG_ENV_IS_IN_FLASH 1
215 #define CONFIG_ENV_OFFSET CONFIG_SYS_MONITOR_LEN /* Offset of Environment */
216 #define CONFIG_ENV_SIZE 0x20000 /* Total Size of Environment */
218 /*-----------------------------------------------------------------------
219 * Cache Configuration
221 #define CONFIG_SYS_CACHELINE_SIZE 16 /* For all MPC8xx CPUs */
222 #if defined(CONFIG_CMD_KGDB)
223 #define CONFIG_SYS_CACHELINE_SHIFT 4 /* log base 2 of the above value */
226 /*-----------------------------------------------------------------------
227 * SYPCR - System Protection Control 11-9
228 * SYPCR can only be written once after reset!
229 *-----------------------------------------------------------------------
230 * Software & Bus Monitor Timer max, Bus Monitor enable, SW Watchdog freeze
232 #if defined(CONFIG_WATCHDOG)
233 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
234 SYPCR_SWE | SYPCR_SWRI| SYPCR_SWP)
236 #define CONFIG_SYS_SYPCR (SYPCR_SWTC | SYPCR_BMT | SYPCR_BME | SYPCR_SWF | \
240 /*-----------------------------------------------------------------------
241 * SIUMCR - SIU Module Configuration 11-6
242 *-----------------------------------------------------------------------
243 * PCMCIA config., multi-function pin tri-state
245 #define CONFIG_SYS_SIUMCR (SIUMCR_SEME)
247 /*-----------------------------------------------------------------------
248 * TBSCR - Time Base Status and Control 11-26
249 *-----------------------------------------------------------------------
250 * Clear Reference Interrupt Status, Timebase freezing enabled
252 #define CONFIG_SYS_TBSCR (TBSCR_REFA | TBSCR_REFB | TBSCR_TBE)
254 /*-----------------------------------------------------------------------
255 * PISCR - Periodic Interrupt Status and Control 11-31
256 *-----------------------------------------------------------------------
257 * Clear Periodic Interrupt Status, Interrupt Timer freezing enabled
259 #define CONFIG_SYS_PISCR (PISCR_PS | PISCR_PITF | PISCR_PTE)
261 /*-----------------------------------------------------------------------
262 * RTCSC - Real-Time Clock Status and Control Register 12-18
263 *-----------------------------------------------------------------------
265 #define CONFIG_SYS_RTCSC (RTCSC_SEC | RTCSC_ALR | RTCSC_RTF| RTCSC_RTE)
267 /*-----------------------------------------------------------------------
268 * PLPRCR - PLL, Low-Power, and Reset Control Register 15-30
269 *-----------------------------------------------------------------------
270 * Reset PLL lock status sticky bit, timer expired status bit and timer
271 * interrupt status bit - leave PLL multiplication factor unchanged !
273 #define MPC8XX_SPEED 50000000L
274 #define MPC8XX_XIN 5000000L /* ref clk */
275 #define MPC8XX_FACT (MPC8XX_SPEED/MPC8XX_XIN)
276 #define CONFIG_SYS_PLPRCR (((MPC8XX_FACT-1) << PLPRCR_MF_SHIFT) | \
277 PLPRCR_SPLSS | PLPRCR_TEXPS | PLPRCR_TMIST)
279 /*-----------------------------------------------------------------------
280 * SCCR - System Clock and reset Control Register 15-27
281 *-----------------------------------------------------------------------
282 * Set clock output, timebase and RTC source and divider,
283 * power management and some other internal clocks
286 #define SCCR_MASK (SCCR_RTDIV | SCCR_RTSEL) /* SCCR_EBDF11 */
287 #define CONFIG_SYS_SCCR (SCCR_TBS | SCCR_DFLCD001)
290 /*-----------------------------------------------------------------------
291 * MAMR settings for SDRAM - 16-14
293 *-----------------------------------------------------------------------
294 * periodic timer for refresh
296 #define CONFIG_SYS_MAMR_PTA 0xC0
297 #define CONFIG_SYS_MAMR ((CONFIG_SYS_MAMR_PTA << MAMR_PTA_SHIFT) | MAMR_PTAE | MAMR_G0CLA_A11 | MAMR_TLFA_MSK)
300 * BR0 and OR0 (FLASH) used to re-map FLASH
303 /* allow for max 8 MB of Flash */
304 #define FLASH_BASE 0xFE000000 /* FLASH bank #0*/
305 #define FLASH_BASE0_PRELIM 0xFE000000 /* FLASH bank #0*/
306 #define CONFIG_SYS_REMAP_OR_AM 0xFF800000 /* OR addr mask */
307 #define CONFIG_SYS_PRELIM_OR_AM 0xFF800000 /* OR addr mask */
309 #define CONFIG_SYS_OR_TIMING_FLASH (OR_CSNT_SAM | OR_BI | OR_SCY_8_CLK) /* (OR_CSNT_SAM | OR_ACS_DIV2 | OR_BI | OR_SCY_6_CLK)*/
311 #define CONFIG_SYS_OR0_REMAP (CONFIG_SYS_REMAP_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
312 #define CONFIG_SYS_OR0_PRELIM (CONFIG_SYS_PRELIM_OR_AM | CONFIG_SYS_OR_TIMING_FLASH)
313 #define CONFIG_SYS_BR0_PRELIM ((FLASH_BASE & BR_BA_MSK) | BR_PS_16 | BR_MS_GPCM | BR_V )
316 * BR1 and OR1 (SDRAM)
318 #define SDRAM_BASE1_PRELIM 0x00000000 /* SDRAM bank #0 */
319 #define SDRAM_MAX_SIZE 0x01000000 /* max 16 MB */
320 #define SDRAM_RES_SIZE 0x00200000 /* 2 MB for framebuffer */
322 /* SDRAM timing: drive GPL5 high on first cycle */
323 #define CONFIG_SYS_OR_TIMING_SDRAM (OR_G5LS)
325 #define CONFIG_SYS_OR1_PRELIM ((~(SDRAM_MAX_SIZE)+1)| CONFIG_SYS_OR_TIMING_SDRAM )
326 #define CONFIG_SYS_BR1_PRELIM ((SDRAM_BASE1_PRELIM & BR_BA_MSK) | BR_MS_UPMA | BR_V )
331 #define CONFIG_SYS_OR2 (OR_ACS_DIV4)
332 #define CONFIG_SYS_BR2 (BR_MS_UPMA)
337 #define CONFIG_SYS_OR3 (OR_ACS_DIV4)
338 #define CONFIG_SYS_BR3 (BR_MS_UPMA)
343 #define CONFIG_SYS_OR4 0
344 #define CONFIG_SYS_BR4 0
349 #define CONFIG_SYS_OR5 0
350 #define CONFIG_SYS_BR5 0
355 #define CONFIG_SYS_OR6 0
356 #define CONFIG_SYS_BR6 0
361 #define CONFIG_SYS_OR7 0
362 #define CONFIG_SYS_BR7 0
365 /*-----------------------------------------------------------------------
367 *-----------------------------------------------------------------------
370 #define CONFIG_SYS_DER 0
372 #endif /* __CONFIG_H */