2 * Configuation settings for the Freescale MCF5485 FireEngine board.
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7 * SPDX-License-Identifier: GPL-2.0+
11 * board/config.h - configuration options, board specific
18 * High Level Configuration Options
22 #define CONFIG_MCFUART
23 #define CONFIG_SYS_UART_PORT (0)
24 #define CONFIG_BAUDRATE 115200
26 #undef CONFIG_HW_WATCHDOG
27 #define CONFIG_WATCHDOG_TIMEOUT 5000 /* timeout in milliseconds, max timeout is 6.71sec */
29 /* Command line configuration */
30 #undef CONFIG_CMD_DATE
31 #define CONFIG_CMD_PCI
32 #define CONFIG_CMD_REGINFO
36 #define CONFIG_FSLDMAFEC
37 #ifdef CONFIG_FSLDMAFEC
39 # define CONFIG_MII_INIT 1
40 # define CONFIG_HAS_ETH1
42 # define CONFIG_SYS_DMA_USE_INTSRAM 1
43 # define CONFIG_SYS_DISCOVER_PHY
44 # define CONFIG_SYS_RX_ETH_BUFFER 32
45 # define CONFIG_SYS_TX_ETH_BUFFER 48
46 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
48 # define CONFIG_SYS_FEC0_PINMUX 0
49 # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
50 # define CONFIG_SYS_FEC1_PINMUX 0
51 # define CONFIG_SYS_FEC1_MIIBASE CONFIG_SYS_FEC0_IOBASE
53 # define MCFFEC_TOUT_LOOP 50000
54 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
55 # ifndef CONFIG_SYS_DISCOVER_PHY
56 # define FECDUPLEX FULL
57 # define FECSPEED _100BASET
59 # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
60 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
62 # endif /* CONFIG_SYS_DISCOVER_PHY */
64 # define CONFIG_IPADDR 192.162.1.2
65 # define CONFIG_NETMASK 255.255.255.0
66 # define CONFIG_SERVERIP 192.162.1.1
67 # define CONFIG_GATEWAYIP 192.162.1.1
72 # define CONFIG_DOS_PARTITION
73 # define CONFIG_USB_OHCI_NEW
74 # ifndef CONFIG_CMD_PCI
75 # define CONFIG_CMD_PCI
77 /*# define CONFIG_PCI_OHCI*/
78 # define CONFIG_SYS_USB_OHCI_REGS_BASE 0x80041000
79 # define CONFIG_SYS_USB_OHCI_MAX_ROOT_PORTS 15
80 # define CONFIG_SYS_USB_OHCI_SLOT_NAME "isp1561"
81 # define CONFIG_SYS_OHCI_SWAP_REG_ACCESS
85 #define CONFIG_SYS_I2C
86 #define CONFIG_SYS_I2C_FSL
87 #define CONFIG_SYS_FSL_I2C_SPEED 80000
88 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
89 #define CONFIG_SYS_FSL_I2C_OFFSET 0x00008F00
90 #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
95 #define CONFIG_PCI_PNP 1
96 #define CONFIG_PCIAUTO_SKIP_HOST_BRIDGE 1
98 #define CONFIG_SYS_PCI_MEM_BUS 0x80000000
99 #define CONFIG_SYS_PCI_MEM_PHYS CONFIG_SYS_PCI_MEM_BUS
100 #define CONFIG_SYS_PCI_MEM_SIZE 0x10000000
102 #define CONFIG_SYS_PCI_IO_BUS 0x71000000
103 #define CONFIG_SYS_PCI_IO_PHYS CONFIG_SYS_PCI_IO_BUS
104 #define CONFIG_SYS_PCI_IO_SIZE 0x01000000
106 #define CONFIG_SYS_PCI_CFG_BUS 0x70000000
107 #define CONFIG_SYS_PCI_CFG_PHYS CONFIG_SYS_PCI_CFG_BUS
108 #define CONFIG_SYS_PCI_CFG_SIZE 0x01000000
111 #define CONFIG_UDP_CHECKSUM
113 #define CONFIG_HOSTNAME M548xEVB
114 #define CONFIG_EXTRA_ENV_SETTINGS \
117 "u-boot=u-boot.bin\0" \
118 "load=tftp ${loadaddr) ${u-boot}\0" \
119 "upd=run load; run prog\0" \
120 "prog=prot off bank 1;" \
121 "era ff800000 ff83ffff;" \
122 "cp.b ${loadaddr} ff800000 ${filesize};"\
126 #define CONFIG_PRAM 512 /* 512 KB */
127 #define CONFIG_SYS_LONGHELP /* undef to save memory */
129 #ifdef CONFIG_CMD_KGDB
130 # define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
132 # define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
135 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
136 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
137 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
138 #define CONFIG_SYS_LOAD_ADDR 0x00010000
140 #define CONFIG_SYS_CLK CONFIG_SYS_BUSCLK
141 #define CONFIG_SYS_CPU_CLK CONFIG_SYS_CLK * 2
143 #define CONFIG_SYS_MBAR 0xF0000000
144 #define CONFIG_SYS_INTSRAM (CONFIG_SYS_MBAR + 0x10000)
145 #define CONFIG_SYS_INTSRAMSZ 0x8000
147 /*#define CONFIG_SYS_LATCH_ADDR (CONFIG_SYS_CS1_BASE + 0x80000)*/
150 * Low Level Configuration Settings
151 * (address mappings, register initial values, etc.)
152 * You should know what you are doing if you make changes here.
154 /*-----------------------------------------------------------------------
155 * Definitions for initial stack pointer and data area (in DPRAM)
157 #define CONFIG_SYS_INIT_RAM_ADDR 0xF2000000
158 #define CONFIG_SYS_INIT_RAM_SIZE 0x1000 /* Size of used area in internal SRAM */
159 #define CONFIG_SYS_INIT_RAM_CTRL 0x21
160 #define CONFIG_SYS_INIT_RAM1_ADDR (CONFIG_SYS_INIT_RAM_ADDR + CONFIG_SYS_INIT_RAM_SIZE)
161 #define CONFIG_SYS_INIT_RAM1_END 0x1000 /* End of used area in internal SRAM */
162 #define CONFIG_SYS_INIT_RAM1_CTRL 0x21
163 #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 0x10)
164 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
166 /*-----------------------------------------------------------------------
167 * Start addresses for the final memory configuration
168 * (Set up by the startup code)
169 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
171 #define CONFIG_SYS_SDRAM_BASE 0x00000000
172 #define CONFIG_SYS_SDRAM_CFG1 0x73711630
173 #define CONFIG_SYS_SDRAM_CFG2 0x46770000
174 #define CONFIG_SYS_SDRAM_CTRL 0xE10B0000
175 #define CONFIG_SYS_SDRAM_EMOD 0x40010000
176 #define CONFIG_SYS_SDRAM_MODE 0x018D0000
177 #define CONFIG_SYS_SDRAM_DRVSTRENGTH 0x000002AA
178 #ifdef CONFIG_SYS_DRAMSZ1
179 # define CONFIG_SYS_SDRAM_SIZE (CONFIG_SYS_DRAMSZ + CONFIG_SYS_DRAMSZ1)
181 # define CONFIG_SYS_SDRAM_SIZE CONFIG_SYS_DRAMSZ
184 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
185 #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
187 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
188 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
190 #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
192 /* Reserve 256 kB for malloc() */
193 #define CONFIG_SYS_MALLOC_LEN (256 << 10)
195 * For booting Linux, the board info and command line data
196 * have to be in the first 8 MB of memory, since this is
197 * the maximum mapped by the Linux kernel during initialization ??
199 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
201 /*-----------------------------------------------------------------------
204 #define CONFIG_SYS_FLASH_CFI
205 #ifdef CONFIG_SYS_FLASH_CFI
206 # define CONFIG_SYS_FLASH_BASE (CONFIG_SYS_CS0_BASE)
207 # define CONFIG_FLASH_CFI_DRIVER 1
208 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
209 # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
210 # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
211 # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE
212 #ifdef CONFIG_SYS_NOR1SZ
213 # define CONFIG_SYS_MAX_FLASH_BANKS 2 /* max number of memory banks */
214 # define CONFIG_SYS_FLASH_SIZE ((CONFIG_SYS_NOR1SZ + CONFIG_SYS_BOOTSZ) << 20)
215 # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE, CONFIG_SYS_CS1_BASE }
217 # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
218 # define CONFIG_SYS_FLASH_SIZE (CONFIG_SYS_BOOTSZ << 20)
222 /* Configuration for environment
223 * Environment is not embedded in u-boot. First time runing may have env
224 * crc error warning if there is no correct environment on the flash.
226 #define CONFIG_ENV_OFFSET 0x40000
227 #define CONFIG_ENV_SECT_SIZE 0x10000
228 #define CONFIG_ENV_IS_IN_FLASH 1
230 /*-----------------------------------------------------------------------
231 * Cache Configuration
233 #define CONFIG_SYS_CACHELINE_SIZE 16
235 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
236 CONFIG_SYS_INIT_RAM_SIZE - 8)
237 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
238 CONFIG_SYS_INIT_RAM_SIZE - 4)
239 #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA + \
241 #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
242 #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
243 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
244 CF_ACR_EN | CF_ACR_SM_ALL)
245 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_BCINVA | \
246 CF_CACR_IEC | CF_CACR_ICINVA)
247 #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
248 CF_CACR_DEC | CF_CACR_DDCM_P | \
249 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
251 /*-----------------------------------------------------------------------
252 * Chipselect bank definitions
255 * CS0 - NOR Flash 1, 2, 4, or 8MB
262 #define CONFIG_SYS_CS0_BASE 0xFF800000
263 #define CONFIG_SYS_CS0_MASK (((CONFIG_SYS_BOOTSZ << 20) - 1) & 0xFFFF0001)
264 #define CONFIG_SYS_CS0_CTRL 0x00101980
266 #ifdef CONFIG_SYS_NOR1SZ
267 #define CONFIG_SYS_CS1_BASE 0xE0000000
268 #define CONFIG_SYS_CS1_MASK (((CONFIG_SYS_NOR1SZ << 20) - 1) & 0xFFFF0001)
269 #define CONFIG_SYS_CS1_CTRL 0x00101D80
272 #endif /* _M5485EVB_H */