2 * Configuation settings for the Freescale MCF54451 EVB board.
4 * Copyright (C) 2004-2008 Freescale Semiconductor, Inc.
5 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
7 * SPDX-License-Identifier: GPL-2.0+
11 * board/config.h - configuration options, board specific
18 * High Level Configuration Options
21 #define CONFIG_MCF5445x /* define processor family */
22 #define CONFIG_M54451 /* define processor type */
23 #define CONFIG_M54451EVB /* M54451EVB board */
25 #define CONFIG_MCFUART
26 #define CONFIG_SYS_UART_PORT (0)
27 #define CONFIG_BAUDRATE 115200
29 #undef CONFIG_WATCHDOG
31 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
36 #define CONFIG_BOOTP_BOOTFILESIZE
37 #define CONFIG_BOOTP_BOOTPATH
38 #define CONFIG_BOOTP_GATEWAY
39 #define CONFIG_BOOTP_HOSTNAME
41 /* Command line configuration */
42 #include <config_cmd_default.h>
44 #define CONFIG_CMD_BOOTD
45 #define CONFIG_CMD_CACHE
46 #define CONFIG_CMD_DATE
47 #define CONFIG_CMD_DHCP
48 #define CONFIG_CMD_ELF
49 #define CONFIG_CMD_FLASH
50 #define CONFIG_CMD_I2C
51 #undef CONFIG_CMD_JFFS2
52 #define CONFIG_CMD_MEMORY
53 #define CONFIG_CMD_MISC
54 #define CONFIG_CMD_MII
55 #define CONFIG_CMD_NET
56 #define CONFIG_CMD_NFS
57 #define CONFIG_CMD_PING
58 #define CONFIG_CMD_REGINFO
59 #define CONFIG_CMD_SPI
62 #undef CONFIG_CMD_LOADB
63 #undef CONFIG_CMD_LOADS
65 /* Network configuration */
69 # define CONFIG_MII_INIT 1
70 # define CONFIG_SYS_DISCOVER_PHY
71 # define CONFIG_SYS_RX_ETH_BUFFER 8
72 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
74 # define CONFIG_SYS_FEC0_PINMUX 0
75 # define CONFIG_SYS_FEC0_MIIBASE CONFIG_SYS_FEC0_IOBASE
76 # define MCFFEC_TOUT_LOOP 50000
78 # define CONFIG_BOOTDELAY 1 /* autoboot after 5 seconds */
79 # define CONFIG_BOOTARGS "root=/dev/mtdblock1 rw rootfstype=jffs2 ip=none mtdparts=physmap-flash.0:2M(kernel)ro,-(jffs2)"
80 # define CONFIG_ETHADDR 00:e0:0c:bc:e5:60
81 # define CONFIG_ETHPRIME "FEC0"
82 # define CONFIG_IPADDR 192.162.1.2
83 # define CONFIG_NETMASK 255.255.255.0
84 # define CONFIG_SERVERIP 192.162.1.1
85 # define CONFIG_GATEWAYIP 192.162.1.1
86 # define CONFIG_OVERWRITE_ETHADDR_ONCE
88 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
89 # ifndef CONFIG_SYS_DISCOVER_PHY
90 # define FECDUPLEX FULL
91 # define FECSPEED _100BASET
93 # ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
94 # define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
96 # endif /* CONFIG_SYS_DISCOVER_PHY */
99 #define CONFIG_HOSTNAME M54451EVB
100 #ifdef CONFIG_SYS_STMICRO_BOOT
101 /* ST Micro serial flash */
102 #define CONFIG_SYS_LOAD_ADDR2 0x40010007
103 #define CONFIG_EXTRA_ENV_SETTINGS \
105 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
106 "loadaddr=0x40010000\0" \
107 "sbfhdr=sbfhdr.bin\0" \
108 "uboot=u-boot.bin\0" \
109 "load=tftp ${loadaddr} ${sbfhdr};" \
110 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
111 "upd=run load; run prog\0" \
112 "prog=sf probe 0:1 1000000 3;" \
113 "sf erase 0 30000;" \
114 "sf write ${loadaddr} 0 30000;" \
118 #define CONFIG_SYS_UBOOT_END 0x3FFFF
119 #define CONFIG_EXTRA_ENV_SETTINGS \
121 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
122 "loadaddr=40010000\0" \
123 "u-boot=u-boot.bin\0" \
124 "load=tftp ${loadaddr) ${u-boot}\0" \
125 "upd=run load; run prog\0" \
126 "prog=prot off 0 " __stringify(CONFIG_SYS_UBOOT_END) \
127 "; era 0 " __stringify(CONFIG_SYS_UBOOT_END) " ;" \
128 "cp.b ${loadaddr} 0 ${filesize};" \
134 #define CONFIG_MCFRTC
136 #define CONFIG_SYS_RTC_OSCILLATOR (32 * CONFIG_SYS_HZ)
139 #define CONFIG_MCFTMR
143 #define CONFIG_SYS_I2C
144 #define CONFIG_SYS_I2C_FSL
145 #define CONFIG_SYS_FSL_I2C_SPEED 80000
146 #define CONFIG_SYS_FSL_I2C_SLAVE 0x7F
147 #define CONFIG_SYS_FSL_I2C_OFFSET 0x58000
148 #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
150 /* DSPI and Serial Flash */
151 #define CONFIG_CF_SPI
152 #define CONFIG_CF_DSPI
153 #define CONFIG_SERIAL_FLASH
154 #define CONFIG_HARD_SPI
155 #define CONFIG_SYS_SBFHDR_SIZE 0x7
156 #ifdef CONFIG_CMD_SPI
157 # define CONFIG_SPI_FLASH
158 # define CONFIG_SPI_FLASH_STMICRO
160 # define CONFIG_SYS_DSPI_CTAR0 (DSPI_CTAR_TRSZ(7) | \
161 DSPI_CTAR_PCSSCK_1CLK | \
162 DSPI_CTAR_PASC(0) | \
164 DSPI_CTAR_CSSCK(0) | \
167 # define CONFIG_SYS_DSPI_CTAR1 (CONFIG_SYS_DSPI_CTAR0)
168 # define CONFIG_SYS_DSPI_CTAR2 (CONFIG_SYS_DSPI_CTAR0)
171 /* Input, PCI, Flexbus, and VCO */
172 #define CONFIG_EXTRA_CLOCK
174 #define CONFIG_PRAM 2048 /* 2048 KB */
176 #define CONFIG_SYS_PROMPT "-> "
177 #define CONFIG_SYS_LONGHELP /* undef to save memory */
179 #if defined(CONFIG_CMD_KGDB)
180 #define CONFIG_SYS_CBSIZE 1024 /* Console I/O Buffer Size */
182 #define CONFIG_SYS_CBSIZE 256 /* Console I/O Buffer Size */
184 #define CONFIG_SYS_PBSIZE (CONFIG_SYS_CBSIZE+sizeof(CONFIG_SYS_PROMPT)+16) /* Print Buffer Size */
185 #define CONFIG_SYS_MAXARGS 16 /* max number of command args */
186 #define CONFIG_SYS_BARGSIZE CONFIG_SYS_CBSIZE /* Boot Argument Buffer Size */
188 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
190 #define CONFIG_SYS_HZ 1000
192 #define CONFIG_SYS_MBAR 0xFC000000
195 * Low Level Configuration Settings
196 * (address mappings, register initial values, etc.)
197 * You should know what you are doing if you make changes here.
200 /*-----------------------------------------------------------------------
201 * Definitions for initial stack pointer and data area (in DPRAM)
203 #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
204 #define CONFIG_SYS_INIT_RAM_SIZE 0x8000 /* Size of used area in internal SRAM */
205 #define CONFIG_SYS_INIT_RAM_CTRL 0x221
206 #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - GENERATED_GBL_DATA_SIZE) - 32)
207 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
208 #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
210 /*-----------------------------------------------------------------------
211 * Start addresses for the final memory configuration
212 * (Set up by the startup code)
213 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
215 #define CONFIG_SYS_SDRAM_BASE 0x40000000
216 #define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
217 #define CONFIG_SYS_SDRAM_CFG1 0x33633F30
218 #define CONFIG_SYS_SDRAM_CFG2 0x57670000
219 #define CONFIG_SYS_SDRAM_CTRL 0xE20D2C00
220 #define CONFIG_SYS_SDRAM_EMOD 0x80810000
221 #define CONFIG_SYS_SDRAM_MODE 0x008D0000
222 #define CONFIG_SYS_SDRAM_DRV_STRENGTH 0x44
224 #define CONFIG_SYS_MEMTEST_START CONFIG_SYS_SDRAM_BASE + 0x400
225 #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
228 # define CONFIG_SERIAL_BOOT
229 # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
231 # define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
233 #define CONFIG_SYS_BOOTPARAMS_LEN 64*1024
234 #define CONFIG_SYS_MONITOR_LEN (256 << 10) /* Reserve 256 kB for Monitor */
236 /* Reserve 256 kB for malloc() */
237 #define CONFIG_SYS_MALLOC_LEN (256 << 10)
239 * For booting Linux, the board info and command line data
240 * have to be in the first 8 MB of memory, since this is
241 * the maximum mapped by the Linux kernel during initialization ??
243 /* Initial Memory map for Linux */
244 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + (CONFIG_SYS_SDRAM_SIZE << 20))
246 /* Configuration for environment
247 * Environment is not embedded in u-boot. First time runing may have env
248 * crc error warning if there is no correct environment on the flash.
250 #if defined(CONFIG_SYS_STMICRO_BOOT)
251 # define CONFIG_ENV_IS_IN_SPI_FLASH 1
252 # define CONFIG_ENV_SPI_CS 1
253 # define CONFIG_ENV_OFFSET 0x20000
254 # define CONFIG_ENV_SIZE 0x2000
255 # define CONFIG_ENV_SECT_SIZE 0x10000
257 # define CONFIG_ENV_IS_IN_FLASH 1
258 # define CONFIG_ENV_ADDR (CONFIG_SYS_FLASH_BASE + 0x40000)
259 # define CONFIG_ENV_SIZE 0x2000
260 # define CONFIG_ENV_SECT_SIZE 0x20000
262 #undef CONFIG_ENV_OVERWRITE
264 /* FLASH organization */
265 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
267 #define CONFIG_SYS_FLASH_CFI
268 #ifdef CONFIG_SYS_FLASH_CFI
270 # define CONFIG_FLASH_CFI_DRIVER 1
271 # define CONFIG_SYS_FLASH_USE_BUFFER_WRITE 1
272 # define CONFIG_SYS_FLASH_SIZE 0x1000000 /* Max size that the board might have */
273 # define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
274 # define CONFIG_SYS_MAX_FLASH_BANKS 1 /* max number of memory banks */
275 # define CONFIG_SYS_MAX_FLASH_SECT 137 /* max number of sectors on one chip */
276 # define CONFIG_SYS_FLASH_PROTECTION /* "Real" (hardware) sectors protection */
277 # define CONFIG_SYS_FLASH_CHECKSUM
278 # define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
283 * This is setting for JFFS2 support in u-boot.
284 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
286 #ifdef CONFIG_CMD_JFFS2
287 # define CONFIG_JFFS2_DEV "nor0"
288 # define CONFIG_JFFS2_PART_SIZE 0x01000000
289 # define CONFIG_JFFS2_PART_OFFSET (CONFIG_SYS_FLASH0_BASE + 0x500000)
292 /* Cache Configuration */
293 #define CONFIG_SYS_CACHELINE_SIZE 16
295 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
296 CONFIG_SYS_INIT_RAM_SIZE - 8)
297 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
298 CONFIG_SYS_INIT_RAM_SIZE - 4)
299 #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
300 #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
301 #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
302 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
303 CF_ACR_EN | CF_ACR_SM_ALL)
304 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
305 CF_CACR_ICINVA | CF_CACR_EUSP)
306 #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
307 CF_CACR_DEC | CF_CACR_DDCM_P | \
308 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
310 /*-----------------------------------------------------------------------
311 * Memory bank definitions
314 * CS0 - NOR Flash 16MB
323 #define CONFIG_SYS_CS0_BASE 0x00000000
324 #define CONFIG_SYS_CS0_MASK 0x00FF0001
325 #define CONFIG_SYS_CS0_CTRL 0x00004D80
327 #define CONFIG_SYS_SPANSION_BASE CONFIG_SYS_CS0_BASE
329 #endif /* _M54451EVB_H */