1 /* SPDX-License-Identifier: GPL-2.0+ */
3 * Configuation settings for the Freescale MCF54418 TWR board.
5 * Copyright 2010-2012 Freescale Semiconductor, Inc.
6 * TsiChung Liew (Tsi-Chung.Liew@freescale.com)
10 * board/config.h - configuration options, board specific
17 * High Level Configuration Options
21 #define CONFIG_MCFUART
22 #define CONFIG_SYS_UART_PORT (0)
23 #define CONFIG_SYS_BAUDRATE_TABLE { 9600 , 19200 , 38400 , 57600, 115200 }
25 #define LDS_BOARD_TEXT board/freescale/m54418twr/sbf_dram_init.o (.text*)
27 #undef CONFIG_WATCHDOG
29 #define CONFIG_TIMESTAMP /* Print image info with timestamp */
34 #define CONFIG_BOOTP_BOOTFILESIZE
39 #ifdef CONFIG_CMD_NAND
40 #define CONFIG_JFFS2_NAND
41 #define CONFIG_NAND_FSL_NFC
42 #define CONFIG_SYS_NAND_BASE 0xFC0FC000
43 #define CONFIG_SYS_MAX_NAND_DEVICE 1
44 #define NAND_MAX_CHIPS CONFIG_SYS_MAX_NAND_DEVICE
45 #define CONFIG_SYS_NAND_SELECT_DEVICE
48 /* Network configuration */
50 #define CONFIG_MII_INIT 1
51 #define CONFIG_SYS_DISCOVER_PHY
52 #define CONFIG_SYS_RX_ETH_BUFFER 2
53 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
54 #define CONFIG_SYS_TX_ETH_BUFFER 2
55 #define CONFIG_HAS_ETH1
57 #define CONFIG_ETHPRIME "FEC0"
58 #define CONFIG_IPADDR 192.168.1.2
59 #define CONFIG_NETMASK 255.255.255.0
60 #define CONFIG_SERVERIP 192.168.1.1
61 #define CONFIG_GATEWAYIP 192.168.1.1
63 #define CONFIG_SYS_FEC_BUF_USE_SRAM
64 /* If CONFIG_SYS_DISCOVER_PHY is not defined - hardcoded */
65 #ifndef CONFIG_SYS_DISCOVER_PHY
66 #define FECDUPLEX FULL
67 #define FECSPEED _100BASET
71 #ifndef CONFIG_SYS_FAULT_ECHO_LINK_DOWN
72 #define CONFIG_SYS_FAULT_ECHO_LINK_DOWN
74 #endif /* CONFIG_SYS_DISCOVER_PHY */
77 #define CONFIG_HOSTNAME "M54418TWR"
79 #if defined(CONFIG_CF_SBF)
80 /* ST Micro serial flash */
81 #define CONFIG_SYS_LOAD_ADDR2 0x40010007
82 #define CONFIG_EXTRA_ENV_SETTINGS \
84 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
85 "loadaddr=0x40010000\0" \
86 "sbfhdr=sbfhdr.bin\0" \
87 "uboot=u-boot.bin\0" \
88 "load=tftp ${loadaddr} ${sbfhdr};" \
89 "tftp " __stringify(CONFIG_SYS_LOAD_ADDR2) " ${uboot} \0" \
90 "upd=run load; run prog\0" \
91 "prog=sf probe 0:1 1000000 3;" \
93 "sf write ${loadaddr} 0 40000;" \
96 #elif defined(CONFIG_SYS_NAND_BOOT)
97 #define CONFIG_EXTRA_ENV_SETTINGS \
99 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
100 "loadaddr=0x40010000\0" \
101 "u-boot=u-boot.bin\0" \
102 "load=tftp ${loadaddr} ${u-boot};\0" \
103 "upd=run load; run prog\0" \
104 "prog=nand device 0;" \
105 "nand erase 0 40000;" \
106 "nb_update ${loadaddr} ${filesize};" \
110 #define CONFIG_SYS_UBOOT_END 0x3FFFF
111 #define CONFIG_EXTRA_ENV_SETTINGS \
113 "inpclk=" __stringify(CONFIG_SYS_INPUT_CLKSRC) "\0" \
114 "loadaddr=40010000\0" \
115 "u-boot=u-boot.bin\0" \
116 "load=tftp ${loadaddr) ${u-boot}\0" \
117 "upd=run load; run prog\0" \
118 "prog=prot off mram" " ;" \
119 "cp.b ${loadaddr} 0 ${filesize};" \
126 #define CONFIG_RTC_MCFRRTC
127 #define CONFIG_SYS_MCFRRTC_BASE 0xFC0A8000
130 #define CONFIG_MCFTMR
133 #undef CONFIG_SYS_FSL_I2C
134 #undef CONFIG_SYS_I2C_SOFT /* I2C bit-banged */
135 /* I2C speed and slave address */
136 #define CONFIG_SYS_I2C_SPEED 80000
137 #define CONFIG_SYS_I2C_SLAVE 0x7F
138 #define CONFIG_SYS_I2C_OFFSET 0x58000
139 #define CONFIG_SYS_IMMR CONFIG_SYS_MBAR
141 /* DSPI and Serial Flash */
142 #define CONFIG_CF_DSPI
143 #define CONFIG_SERIAL_FLASH
144 #define CONFIG_SYS_SBFHDR_SIZE 0x7
146 /* Input, PCI, Flexbus, and VCO */
147 #define CONFIG_EXTRA_CLOCK
149 #define CONFIG_PRAM 2048 /* 2048 KB */
151 #define CONFIG_SYS_LOAD_ADDR (CONFIG_SYS_SDRAM_BASE + 0x10000)
153 #define CONFIG_SYS_MBAR 0xFC000000
156 * Low Level Configuration Settings
157 * (address mappings, register initial values, etc.)
158 * You should know what you are doing if you make changes here.
161 /*-----------------------------------------------------------------------
162 * Definitions for initial stack pointer and data area (in DPRAM)
164 #define CONFIG_SYS_INIT_RAM_ADDR 0x80000000
165 /* End of used area in internal SRAM */
166 #define CONFIG_SYS_INIT_RAM_SIZE 0x10000
167 #define CONFIG_SYS_INIT_RAM_CTRL 0x221
168 #define CONFIG_SYS_GBL_DATA_OFFSET ((CONFIG_SYS_INIT_RAM_SIZE - \
169 GENERATED_GBL_DATA_SIZE) - 32)
170 #define CONFIG_SYS_INIT_SP_OFFSET CONFIG_SYS_GBL_DATA_OFFSET
171 #define CONFIG_SYS_SBFHDR_DATA_OFFSET (CONFIG_SYS_INIT_RAM_SIZE - 32)
173 /*-----------------------------------------------------------------------
174 * Start addresses for the final memory configuration
175 * (Set up by the startup code)
176 * Please note that CONFIG_SYS_SDRAM_BASE _must_ start at 0
178 #define CONFIG_SYS_SDRAM_BASE 0x40000000
179 #define CONFIG_SYS_SDRAM_SIZE 128 /* SDRAM size in MB */
181 #define CONFIG_SYS_MEMTEST_START (CONFIG_SYS_SDRAM_BASE + 0x400)
182 #define CONFIG_SYS_MEMTEST_END ((CONFIG_SYS_SDRAM_SIZE - 3) << 20)
183 #define CONFIG_SYS_DRAM_TEST
185 #if defined(CONFIG_CF_SBF) || defined(CONFIG_SYS_NAND_BOOT)
186 #define CONFIG_SERIAL_BOOT
189 #if defined(CONFIG_SERIAL_BOOT)
190 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_TEXT_BASE + 0x400)
192 #define CONFIG_SYS_MONITOR_BASE (CONFIG_SYS_FLASH_BASE + 0x400)
195 #define CONFIG_SYS_BOOTPARAMS_LEN (64 * 1024)
196 /* Reserve 256 kB for Monitor */
197 #define CONFIG_SYS_MONITOR_LEN (256 << 10)
198 /* Reserve 256 kB for malloc() */
199 #define CONFIG_SYS_MALLOC_LEN (256 << 10)
202 * For booting Linux, the board info and command line data
203 * have to be in the first 8 MB of memory, since this is
204 * the maximum mapped by the Linux kernel during initialization ??
206 /* Initial Memory map for Linux */
207 #define CONFIG_SYS_BOOTMAPSZ (CONFIG_SYS_SDRAM_BASE + \
208 (CONFIG_SYS_SDRAM_SIZE << 20))
210 /* Configuration for environment
211 * Environment is embedded in u-boot in the second sector of the flash
214 #undef CONFIG_ENV_OVERWRITE
216 /* FLASH organization */
217 #define CONFIG_SYS_FLASH_BASE CONFIG_SYS_CS0_BASE
219 #ifdef CONFIG_SYS_FLASH_CFI
221 /* Max size that the board might have */
222 #define CONFIG_SYS_FLASH_SIZE 0x1000000
223 #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_16BIT
224 /* max number of memory banks */
225 #define CONFIG_SYS_MAX_FLASH_BANKS 1
226 /* max number of sectors on one chip */
227 #define CONFIG_SYS_MAX_FLASH_SECT 270
228 /* "Real" (hardware) sectors protection */
229 #define CONFIG_SYS_FLASH_CHECKSUM
230 #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_CS0_BASE }
232 /* max number of sectors on one chip */
233 #define CONFIG_SYS_MAX_FLASH_SECT 270
234 /* max number of sectors on one chip */
235 #define CONFIG_SYS_MAX_FLASH_BANKS 0
239 * This is setting for JFFS2 support in u-boot.
240 * NOTE: Enable CONFIG_CMD_JFFS2 for JFFS2 support.
242 #ifdef CONFIG_CMD_JFFS2
243 #define CONFIG_JFFS2_DEV "nand0"
244 #define CONFIG_JFFS2_PART_OFFSET (0x800000)
248 /* Cache Configuration */
249 #define CONFIG_SYS_CACHELINE_SIZE 16
250 #define ICACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
251 CONFIG_SYS_INIT_RAM_SIZE - 8)
252 #define DCACHE_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
253 CONFIG_SYS_INIT_RAM_SIZE - 4)
254 #define CONFIG_SYS_ICACHE_INV (CF_CACR_BCINVA + CF_CACR_ICINVA)
255 #define CONFIG_SYS_DCACHE_INV (CF_CACR_DCINVA)
256 #define CONFIG_SYS_CACHE_ACR2 (CONFIG_SYS_SDRAM_BASE | \
257 CF_ADDRMASK(CONFIG_SYS_SDRAM_SIZE) | \
258 CF_ACR_EN | CF_ACR_SM_ALL)
259 #define CONFIG_SYS_CACHE_ICACR (CF_CACR_BEC | CF_CACR_IEC | \
260 CF_CACR_ICINVA | CF_CACR_EUSP)
261 #define CONFIG_SYS_CACHE_DCACR ((CONFIG_SYS_CACHE_ICACR | \
262 CF_CACR_DEC | CF_CACR_DDCM_P | \
263 CF_CACR_DCINVA) & ~CF_CACR_ICINVA)
265 #define CACR_STATUS (CONFIG_SYS_INIT_RAM_ADDR + \
266 CONFIG_SYS_INIT_RAM_SIZE - 12)
268 /*-----------------------------------------------------------------------
269 * Memory bank definitions
272 * CS0 - NOR Flash 16MB
281 #define CONFIG_SYS_CS0_BASE 0x00000000
282 #define CONFIG_SYS_CS0_MASK 0x000F0101
283 #define CONFIG_SYS_CS0_CTRL 0x00001D60
285 #endif /* _M54418TWR_H */